# **Industrial NC2780**

Synchronous 34V Input Buck Switching Regulator (Controller)

# **FEATURES**

- Input Voltage (Maximum Rating):
- 4.0 V to 34 V (36 V) 4.5 V
- Start-Up Voltage:
- Output Voltage: 0.7 V to 5.3 V
- Feedback Voltage Tolerance: 0.64 V ± 1 %
- Quiescent Current:
  - Typ. 15 µA (PFM at no load) **Oscillation Frequency:** 250 kHz to 1 MHz
- Soft-Start: 500 µs (When CSS is open) Can be optimized with external capacitance.
- Minimum On-Time: Tvp. 100 ns
- Minimum OFF-Time: Typ. 120 ns
- Duty-Over: Oscillation Frequency × 1 to 1 / 4
- Auto switch mode, Operating mode:
  - Force PWM mode, PLL sync mode -40 °C to 125 °C
- **Operating Temperature Range:**
- SSCG (Spread Spectrum) ※Option
- Power-Good
- Anti-Phase Clock Output
- Under Voltage Lockout (UVLO) Function:
- V<sub>CC</sub> = Typ. 3.3 V Overvoltage Detection (OVD), Undervoltage Detection (UVD)
- Thermal Shutdown:
- **Output Overcurrent Protection:**
- Short-Circuit Protection Function: SW to VIN or GND

# **TYPICAL APPLICATIONS**



# **GENERAL DESCRIPTION**

The NC2780 is a CMOS-based controller-type buck switching regulator that operates using external high-side and low-side NMOSFETs. Equipped with a PFM function, it achieves high efficiency even at light loads, enabling low consumption in the system. Also, the switching frequency can be adjusted in the range of 250 kHz to 1 MHz by an external resistor.

This product (-D) is a highly reliable product that has undergone high temperature tests and reliability tests that are more severe than consumer products.



# **APPLICATIONS**

- Industrial equipments such as FAs and smart Meters.
- Equipments used under high-temperature conditions such as surveillance camera and vending machine.
- Equipments accompanied by self-heating such as motor and lighting.

# **EFFICIENCY TYPICAL CHARACTERISTICS**



Vout=5V, Fosc=250kHz

Typ. 160 °C

Latch mode

Hiccup mode/

# **PRODUCT NAME INFORMATION**

NC2780 aa bbb c dd e

Description of Configuration

| Composition | Item           | Description                                                          |
|-------------|----------------|----------------------------------------------------------------------|
| аа          | Package Code   | Indicates the package.<br>AK: HSOP-18-AK                             |
| bbb         | Output Voltage | Select the output voltage range and current limit threshold voltage. |
| С           | Version        | Select the Overcurrent Protection and SSCG.                          |
| dd          | Packing        | Taping direction.<br>Refer to the packing specifications.            |
| е           | Grade          | Indicates the quality grade.                                         |

Select the output voltage range and current limit threshold voltage.

| bbb | Output Voltage Range            | Current Limit Threshold Voltage<br>(Typ.) | Reverse Current Limit Threshold Voltage<br>(Typ.) |
|-----|---------------------------------|-------------------------------------------|---------------------------------------------------|
| 001 |                                 | 50mV                                      | -25mV                                             |
| 002 | 3.15V < V <sub>OUT</sub> ≤ 5.3V | 70mV                                      | -35mV                                             |
| 003 |                                 | 100mV                                     | -50mV                                             |
| 101 |                                 | 50mV                                      | -25mV                                             |
| 102 | $0.7V \le V_{OUT} \le 3.15V$    | 70mV                                      | -35mV                                             |
| 103 |                                 | 100mV                                     | -50mV                                             |

Select the Overcurrent Protection and SSCG.

| С | Overcurrent Protection     | SSCG |
|---|----------------------------|------|
| А | Non Latah Tuna Hisaun Mada | ✓    |
| В | Non-Latch Type Hiccup Mode | -    |
| С | Latch Mode                 | ✓    |
| D |                            | -    |

Grade

| е | Applications                                    | Operating Temperature Range | Test Temperature |
|---|-------------------------------------------------|-----------------------------|------------------|
| D | Industrial Equipment and Social Infrastructures | -40°C to 125°C              | 25°C,125 °C      |

# **ORDER INFORMATION**

| PRODUCT NAME        | PACKAGE    | RoHS | HALOGEN-<br>FREE | PLATING<br>COMPOSITION | WEIGHT<br>(mg) | QUANTITY<br>(pcs/reel) |
|---------------------|------------|------|------------------|------------------------|----------------|------------------------|
| NC2780AK bbb c E2 e | HSOP-18-AK | 1    | 1                | Sn                     | 81             | 1000                   |

Click <u>here</u> for checking details.



# **Industrial NC2780 series**

# **PIN DESCRIPTIONS**



#### NC2780 Pin Configuration

\*TAB on the bottom of the package is the silicon substrate level. Please be sure to connect to GND on the mounting board.

| Pin No. | Pin Name | I/O | Description                                                                                                                                                                                            |
|---------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VIN      | Ι   | Power Supply Input Pin                                                                                                                                                                                 |
| 2       | CSS/TRK  |     | Soft-Start Adjustment Pin                                                                                                                                                                              |
| 3       | AGND     | _   | Analog GND pin of internal circuit<br>Be sure to connected to the PGND pin on the board.                                                                                                               |
| 4       | EN       | Ι   | Enable Pin<br>Input "Low" to this pin shuts down the IC. Input "High" to this pin enables the IC.                                                                                                      |
| 5       | SENSE    | Ι   | Sense pin for inductor current<br>Set the current value for current limit and reverse current limit by connecting a sense resistor.                                                                    |
| 6       | VOUT     | I   | Power supply input pin for internal circuit / output voltage sense pin                                                                                                                                 |
| 7       | RT       | Ι   | Timing Resistor pin to Program the Oscillator Frequency<br>Connecting a resistor between the GND pin and this pin sets the switching frequency.<br>Switching frequency range is from 250 KHz to 1 MHz. |
| 8       | COMP     | 0   | Error Amplifier Phase Compensation Pin<br>Connect a resistor and a capacitor for phase compensation.                                                                                                   |
| 9       | FB       | I   | Feedback Input Pin<br>Set the output voltage by connecting an external resistor.                                                                                                                       |
| 10      | CLKOUT   | 0   | Clock Output Pin<br>Outputs a pulse signal (Duty typ. 50%) whose phase is 180° different from the switching control<br>signal inside the IC during PWM operation.                                      |
| 11      | PG       | 0   | Power-Good Output Pin<br>NMOS open drain pin.                                                                                                                                                          |
| 12      | MODE     | I   | Mode Control Pin and External Clock Synchronization Input pin<br>High: Forced PWM Control, Low: PWM/PFM Auto Switching Control,<br>Clock input: PLL synchronization mode.                              |
| 13      | PGND     | _   | Power GND pin<br>Be sure to connected to the AGND pin on the board.                                                                                                                                    |
| 14      | LGATE    | 0   | Gate Drive pin for Bottom(low-side) Synchronous N-Channel MOSFET.                                                                                                                                      |
| 15      | SW       | Ι   | Switching Pin<br>Connect the high-side MOSFET source, low-side MOSFET drain, and inductor.                                                                                                             |
| 16      | HGATE    | 0   | Gate Drive pin for Top(high-side) N-Channel MOSFET                                                                                                                                                     |
| 17      | BST      | 0   | Bootstrapped Pin<br>By connecting a capacitor ( $C_{BST}$ ) between the BST and SW pin, the voltage between the BST<br>and SW pin is controlled to Typ.5V. $C_{BST}$ is charged from VCC.              |
| 18      | VCC      | 0   | Output pin of Internal 5V linear Regulator<br>The control circuits of drive external MOSFETs are powered from this voltage source.<br>AL APPLICATION CIRCUIT " and " <u>THEORY OF OPERATION</u> ".     |

For details, refer to "<u>TYPICAL APPLICATION CIRCUIT</u> " and " <u>THEORY OF OPERATION</u> ".



# Industrial NC2780 series

### **ABSOLUTE MAXIMUM RATINGS**

|                               | Symbol              | Ratings                     | Unit |
|-------------------------------|---------------------|-----------------------------|------|
| VIN Pin Voltage               | V <sub>IN</sub>     | -0.3 to 36                  | V    |
| EN Pin Input Voltage          | VEN                 | -0.3 to $V_{IN}$ + 0.3 ≤ 36 | V    |
| CSS/TRK Pin Voltage           | Vcss/trk            | -0.3 to $V_{IN}$ + 0.3 ≤ 3  | V    |
| VOUT Pin Voltage              | Vout                | -0.3 to 6                   | V    |
| SENSE Pin Voltage             | V <sub>SENSE</sub>  | -0.3 to 6                   | V    |
| RT Pin Voltage                | V <sub>RT</sub>     | -0.3 to 3                   | V    |
| COMP Pin Voltage              | VCOMP               | -0.3 to $V_{CC}$ + 0.3 ≤ 6  | V    |
| FB Pin Voltage                | VFB                 | -0.3 to 3                   | V    |
| VCC Pin Voltage               | Vcc                 | -0.3 to 6                   | V    |
| Output Current for VCC Pin    |                     | Internally limited          | mA   |
| BST Pin Voltage               | V <sub>BST</sub>    | SW - 0.3 to SW + 6          | V    |
| HGATE Pin Voltage             | V <sub>HGATE</sub>  | SW - 0.3 to BST             | V    |
| SW Pin Voltage                | Vsw                 | -0.3 to $V_{IN}$ + 0.3 ≤ 36 | V    |
| LGATE Pin Voltage             | VLGATE              | -0.3 to 6                   | V    |
| MODE Pin Voltage              | V <sub>MODE</sub>   | -0.3 to 6                   | V    |
| PG Pin Voltage                | V <sub>PG</sub>     | -0.3 to 6                   | V    |
| CLKOUT Pin Voltage            | V <sub>CLKOUT</sub> | -0.3 to $V_{CC}$ + 0.3 ≤ 6  | V    |
| Junction Temperature Range *1 | Tj                  | -40 to 150                  | °C   |
| Storage Temperature Range     | Tstg                | -55 to 150                  | °C   |

#### **ABSOLUTE MAXIMUM RATINGS**

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the lifetime and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured.

<sup>\*1</sup> Please refer to "<u>THERMAL CHARACTERISTICS</u>" for the thermal resistance under our measurement board conditions.

# THERMAL CHARACTERISTICS

| Package    | Parameter                                | Measurement Result | Unit      |
|------------|------------------------------------------|--------------------|-----------|
| HSOP-18-AK | Thermal Resistance (θja)                 | 32                 | °O / ) N/ |
|            | Thermal Characterization Parameter (ψjt) | 8                  | °C / W    |

 $\theta$ ja : Junction-to-Ambient Thermal Resistance

wjt : Junction-to-Top Thermal Characterization Parameter

The above values are reference data under measurement conditions based on JEDEC STD.51.



# ELECTROSTATIC DISCHARGE RATINGS

|     | Conditions           | Protection Voltage |
|-----|----------------------|--------------------|
| HBM | C = 100pF, R = 1.5kΩ | ±2000V             |
| CDM |                      | ±1000V             |

#### ELECTROSTATIC DISCHARGE RATINGS

The electrostatic discharge test is done based on JESD47.

In the HBM method, ESD is applied using the power supply pin and GND pin as reference pins.

#### **RECOMMENDED OPERATING CONDITIONS**

|                             | Symbol          | Ratings    | Unit |
|-----------------------------|-----------------|------------|------|
| Input Voltage               | V <sub>IN</sub> | 4.0 to 34  | V    |
| Operating Temperature Range | Ta              | -40 to 125 | °C   |
| Output Voltage Range        | Vout            | 0.7 to 5.3 | V    |

#### RECOMMENDED OPERATING CONDITIONS

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if when they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V,  $V_{EN}$  =  $V_{IN}$  unless otherwise specified.

For parameter that does not describe the temperature condition, the MIN / MAX value under the condition of -40 °C  $\leq T_a \leq 125$  °C is described.

| Param                                                      | eter              | Symbol             | Conditions                                                                                                                | MIN                   | TYP                       | MAX                       | Unit |
|------------------------------------------------------------|-------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|---------------------------|------|
| Start-Up Voltage                                           |                   | Vstart             |                                                                                                                           | -                     | -                         | 4.5                       | V    |
| VCC Pin Voltage (V                                         | 'CC - AGND)       | Vcc                | V <sub>FB</sub> = 0.672 V                                                                                                 | 4.9                   | 5.1                       | 5.3                       | V    |
| Shutdown Current                                           |                   | Isd                | V <sub>IN</sub> = 34 V, V <sub>EN</sub> = 0 V                                                                             | -                     | 3                         | 21                        | μA   |
| Quiescent<br>Current 1<br>at Switching Stop<br>in PWM Mode | NC2780AK0xxx      | IQ1                | V <sub>FB</sub> = 0.672 V,<br>V <sub>MODE</sub> = 5 V,<br>V <sub>OUT</sub> = V <sub>SENSE</sub> = V <sub>SW</sub> = 5 V   | -                     | 1.0                       | 1.5                       | mA   |
|                                                            | NC2780AK1xxx      | IQ1                | V <sub>FB</sub> = 0.672 V,<br>V <sub>MODE</sub> = 5 V,<br>V <sub>OUT</sub> = V <sub>SENSE</sub> = V <sub>SW</sub> = 1.5 V | -                     | 1.6                       | 2.1                       | ША   |
| Quiescent<br>Current 2                                     | NC2780AK0xxx      | - I <sub>Q2</sub>  | $V_{FB} = 0.672 V,$<br>$V_{MODE} = 0 V,$<br>$V_{OUT} = V_{SENSE} = V_{SW} = 5 V$                                          | -                     | 15                        | 75                        | μA   |
| at Switching Stop<br>in PFM Mode                           | NC2780AK1xxx      |                    | V <sub>FB</sub> = 0.672 V,<br>V <sub>MODE</sub> = 0 V,<br>V <sub>OUT</sub> = V <sub>SENSE</sub> = V <sub>SW</sub> = 1.5 V | -                     | 45                        | 145                       | μı   |
| UVLO Release Vol                                           | tage              | VUVLOREL           | Vcc Rising                                                                                                                | 3.85                  | 4.0                       | 4.2                       | V    |
| UVLO Detection Vo                                          | ltage             | VUVLODET           | V <sub>cc</sub> Falling                                                                                                   | 3.1                   | 3.3                       | 3.4                       | V    |
| FB Pin Voltage                                             |                   | VFB                | T <sub>a</sub> = 25 °C                                                                                                    | 0.6336                | 0.64                      | 0.6464                    | V    |
|                                                            |                   | VFB                | -40 °C ≤ Ta ≤ 125 °C                                                                                                      | 0.6272                |                           | 0.6528                    | V    |
| Oscillation Frequen                                        | су 0              | f <sub>OSC0</sub>  | R <sub>RT</sub> = 135 kΩ                                                                                                  | 225                   | 250                       | 275                       | kHz  |
| Oscillation Frequen                                        | су 1              | fosc1              | R <sub>RT</sub> = 32 kΩ                                                                                                   | 900                   | 1000                      | 1100                      | kHz  |
| Minimum OFF Time                                           | ;                 | toff               | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 5 V                                                                             | -                     | 120                       | 190                       | ns   |
| Minimum ON Time                                            |                   | ton                | V <sub>IN</sub> = 5 V, V <sub>OUT</sub> = 0.7 V                                                                           | -                     | 100                       | 120                       | ns   |
|                                                            |                   | 4                  |                                                                                                                           | f <sub>osc</sub> ×0.5 | -                         | f <sub>osc</sub> ×1.5     | kHz  |
| Synchronizing Freq                                         | uency             | f <sub>SYNC</sub>  | fosc as the reference                                                                                                     | 250                   | -                         | 1000                      | kHz  |
| Soft-Start Time 1                                          |                   | t <sub>SS1</sub>   | CSS/TRK = OPEN                                                                                                            | 0.4                   | -                         | 0.75                      | ms   |
| Soft-Start Time 2                                          | Soft-Start Time 2 |                    | C <sub>SS</sub> = 4.7 nF                                                                                                  | 1.4                   | -                         | 2.0                       | ms   |
| Charge Current for                                         | Soft-Start Pin    | Itss               | V <sub>CSS/TRK</sub> = 0 V                                                                                                | 1.8                   | 2                         | 2.2                       | μA   |
| CSS/TRK Pin Volta<br>End of Soft-Start                     | ge at             | V <sub>SSEND</sub> |                                                                                                                           | $V_{\text{FB}}$       | V <sub>FB</sub><br>+ 0.03 | V <sub>FB</sub><br>+ 0.06 | V    |
| Discharge Resistan<br>CSS/TRK Pin                          | ce for            | Rondis_css         | $V_{\text{IN}} = 4.5 \text{ V}, V_{\text{EN}} = 0 \text{ V},$ $V_{\text{CSS/TRK}} = 3 \text{ V}$                          | 2.0                   | 3.0                       | 5.0                       | kΩ   |

All electrical characteristic parameters that specify the minimum and maximum specifications are tested under the condition of  $T_j \approx T_a = 25 \text{ °C} / 125 \text{ °C}$ 



 $V_{IN}$  = 12 V,  $V_{EN}$  =  $V_{IN}$  unless otherwise specified. For parameter that do not describe the temperature condition, the MIN / MAX value under the condition of -40 °C  $\leq$  T<sub>a</sub>  $\leq$  125 °C is described.

| Paran                                            | neter                       | Symbol             | Conditions                                         | MIN   | TYP                   | MAX   | Unit |
|--------------------------------------------------|-----------------------------|--------------------|----------------------------------------------------|-------|-----------------------|-------|------|
| On-resistance of Pu<br>(HGATE Pin)               | ll-up MOSFET                | RUPHGATE           | (BST - SW) = 5 V                                   | -     | 2.5                   | 7.0   | Ω    |
| On-resistance of Pull-down MOSFET<br>(HGATE Pin) |                             | RDOWNHGATE         | (BST - SW) = 5 V                                   | -     | 1.5                   | 5.0   | Ω    |
| On-resistance of Pu<br>(LGATE Pin)               | ll-up MOSFET                | RUPLGATE           |                                                    | -     | 4.0                   | 8.5   | Ω    |
| On-resistance of Pu<br>(LGATE Pin)               | ll-down MOSFET              | RDOWNLGATE         |                                                    | -     | 1.5                   | 5.0   | Ω    |
| Current Limit                                    | NC2780AKx01x                |                    |                                                    | 40    | 50                    | 60    | mV   |
| Threshold Voltage                                | NC2780AKx02x                | VILIMIT            | MODE = "High"                                      | 60    | 70                    | 80    | mV   |
| (SENSE - VOUT)                                   | NC2780AKx03x                |                    |                                                    | 90    | 100                   | 110   | mV   |
| Reverse Current                                  | NC2780AKx01x                |                    |                                                    | -35   | -25                   | -15   | mV   |
| Sense Threshold                                  | NC2780AKx02x                | VIREVLIMIT         | MODE = "High"                                      | -45   | -35                   | -25   | mV   |
| (SENSE - VOUT)                                   | NC2780AKx03x                |                    | Ŭ                                                  | -60   | -50                   | -40   | mV   |
| SW Short to GND D<br>Threshold Voltage (         |                             | VSWSHORTDET        |                                                    | 0.325 | 0.43                  | 0.525 | V    |
| SW Short to VCC D<br>Threshold Voltage (         |                             | VSWSHORTDET        |                                                    | 0.310 | 0.43                  | 0.535 | V    |
| EN Pin "High" Input                              | EN Pin "High" Input Voltage |                    |                                                    | 1.3   | -                     | -     | V    |
| EN Pin "Low" Input                               | Voltage                     | VENL               |                                                    | -     | -                     | 1.1   | V    |
| EN Pin "High" Input                              | Current                     | I <sub>ENH</sub>   | V <sub>IN</sub> = 34 V, V <sub>EN</sub> = 34 V     | 0.20  | -                     | 2.45  | μA   |
| EN Pin "Low" Input                               | Current                     | I <sub>ENL</sub>   | V <sub>IN</sub> = 34 V, V <sub>EN</sub> = 0 V      | -1.00 | 0                     | 1.00  | μA   |
| FB Pin "High" Input                              | Current                     | І <sub>ГВН</sub>   | V <sub>IN</sub> = 34 V, V <sub>FB</sub> = 3 V      | -0.1  | 0                     | 0.1   | μA   |
| FB Pin "Low" Input (                             | Current                     | IFBL               | V <sub>IN</sub> = 34 V, V <sub>FB</sub> = 0 V      | -0.1  | 0                     | 0.1   | μA   |
| MODE "High" Input                                | Voltage                     | V <sub>MODEH</sub> |                                                    | 1.35  | -                     | -     | V    |
| MODE "Low" Input                                 | /oltage                     | V <sub>MODEL</sub> |                                                    | -     | -                     | 0.74  | V    |
| MODE "High" Input                                | Current                     | IMODEH             | V <sub>IN</sub> = 34 V, V <sub>MODE</sub> = 6 V    | 1.00  | -                     | 6.80  | μA   |
| MODE "Low" Input (                               | Current                     | I <sub>MODEL</sub> | V <sub>IN</sub> = 34 V, V <sub>MODE</sub> = 0 V    | -1.0  | 0                     | 1.0   | μA   |
| CLKOUT Pin "High"                                | Output Voltage              | VCLKOUTH           | CLKOUT = Hi - Z                                    | 4.7   | -                     | VCC   | V    |
| CLKOUT Pin "Low"                                 | Output Voltage              | VCLKOUTL           | CLKOUT = Hi - Z                                    | 0     | -                     | 0.1   | V    |
| PG Pin "Low" Outpu                               | it Voltage                  | Vpgoff             | V <sub>IN</sub> = 4.0 V,<br>I <sub>PG</sub> = 1 mA | -     | 0.26                  | 0.54  | V    |
| PG Pin Leakage Cu                                | rrent                       | IPGOFF             | V <sub>IN</sub> = 34 V,<br>V <sub>PG</sub> = 6 V   | -0.10 | 0                     | 0.10  | μΑ   |
|                                                  |                             | VFBOVDDET          | V <sub>FB</sub> Rising                             | 0.680 | V <sub>FB</sub> ×1.10 | 0.740 | V    |
| FB Pin OVD Thresh                                | old Voltage                 | VFBOVDREL          | V <sub>FB</sub> Falling                            | 0.664 | V <sub>FB</sub> ×1.07 | 0.712 | V    |
|                                                  |                             | VFBUVDDET          | V <sub>FB</sub> Falling                            | 0.556 | V <sub>FB</sub> ×0.90 | 0.604 | V    |
| FB Pin UVD Thresh                                | old Voltage                 | VFBUVDREL          | V <sub>FB</sub> Rising                             | 0.574 | V <sub>FB</sub> ×0.93 | 0.628 | V    |
| Trans Conductance                                | Amplifier                   | gm (EA)            | V <sub>COMP</sub> = 1.5 V                          | 0.35  | 1                     | 1.55  | mS   |

All electrical characteristic parameters that specify the minimum and maximum specifications are tested under the condition of T<sub>j</sub> ≈ T<sub>a</sub> = 25 °C / 125 °C



# Industrial NC2780 series

# **TYPICAL APPLICATION CIRCUIT**



NC2780AK Typical Application Circuit

## **BLOCK DIAGRAMS**



NC2780 Block Diagram



# THEORY OF OPERATION

#### • Forced PWM Mode and PFM Mode

The output voltage control methods are selectable between the PWM / PFM auto-switching mode and the forced PWM mode by using the MODE pin.

#### Forced PWM Mode

Forced PWM mode is selected when setting the MODE pin to "High". This mode can reduce the output noise, since the frequency is fixed during light load conditions. Thus,  $I_{LMIN}$  becomes less than "0" when  $I_{OUT}$  is less than  $\Delta I_L$  / 2. That is, the electric charge, which is charged to  $C_{OUT}$ , is discharged via MOSFET for the durations – when  $I_L$  reaches "0" from  $I_{LMIN}$  during the tonhs periods and when  $I_L$  reaches  $I_{LMIN}$  from "0" during toFFHs periods. But, pulses are skipped to prevent the overvoltage when high-side MOSFET is set to ON under the condition that the output voltage being more than the set output voltage.

#### PFM Mode

PWM / PFM auto-switching mode is selected when setting the MODE pin to "Low". This mode can automatically switch from PWM to PFM to achieve a high-efficiency during light load conditions. By the PFM mode architecture, the high-side MOSFET is turned on for toN x 1.54 (typ) at the PWM mode under the same condition as the PFM mode when the FB pin voltage drops below the internal reference voltage (Typ.0.64 V). After the On-time, the high-side MOSFET is turned off and the low-side MOSFET is turned on. When the inductor current of 0 A is detected, the low-side MOSFET is turned off and the switching operation is stopped (Both of hi- and low-side MOSFETs are OFF). The switching operation restarts when the FB pin voltage becomes less than 0.64 V.

PWM/PFM auto-switching mode switches between PWM mode and PFM mode depending on the load current. When this product detects that the inductor current has become 0A for 16 consecutive cycles during light load, it switches from PWM mode to PFM mode. Also, if the load increases and the high-side MOSFET turns on before detecting 0A of inductor current, the PFM mode will switch to PWM mode.

The On-time at the PWM mode is determined by a resistance, input and output voltages, which are connected to the RT pin.



Forced PWM Mode

PFM Mode



#### Enable Function

Standby state by inputting the "Low" to the EN pin, can be set to the active state by inputting the "High". When the EN pin voltage drops lower than 1.1 V, which is the EN "Low" input voltage ( $V_{ENL}$ ), switching is turned off. When the EN pin voltage rises higher than 1.3 V, which is the EN "High" input voltage ( $V_{ENL}$ ), the NC2780 starts and begins a soft start. The EN pin voltage must be 0.52V or less in order to make the current flowing through the VIN pin to the shutdown current ( $I_{SD}$ ). If enable function is not necessary, connect EN pin to VIN pin or other designated "High" voltage node at start-up. Input voltage cannot be applied to the EN pin when no voltage is applied to the VIN pin. However, please note that if the VIN pin and the EN pin are turned on at the same time with Ta > 125°C, it may occur the

However, please note that if the VIN pin and the EN pin are turned on at the same time with Ta > 125°C, it may occur the thermal shutdown detection state.

# MODE Switching Function

The NC2780 operating mode is switched among the forced PWM mode, PWM/PFM auto-switching mode and PLL\_PWM mode, by a voltage or a pulse applied to MODE pin. The forced PWM mode is selected when the voltage of the MODE pin is more than 1.35 V, and the PWM works regardless of a load current. The PWM/PFM auto-switching mode is selected when it is less than 0.74 V, and control is switched between a PWM mode and a PFM mode depending on the load current. See Forced PWM mode and PFM mode for details. And see Frequency Synchronization Function for the operation on connecting an external clock.

# • Frequency Synchronization Function

The NC2780 can synchronize to the external clock being inputted via the MODE pin, with using a PLL (Phase-locked loop). The forced PWM mode is selected during synchronization. The external clock with a pulse-width of 100 ns or more is required. The allowable range of oscillation frequency is 0.5 to 1.5 times of the set frequency<sup>(1)</sup>, and the operating guaranteed frequency is in the 250 kHz to 1 MHz range<sup>(2)</sup>. The NC2780 can synchronize to the external clock even if the soft-start works. That is, the NC2780 executes the soft-start and the synchronization functions at a time if having started up while inputting an external clock to the MODE pin.

When the maxduty or the duty-over state is caused by reduction in differential between input and output voltages, the device runs at asynchronous to the MODE pin, and it operates in the frequency reduced until one-fourth of the external clock frequency. Likewise, the CLKOUT pin becomes asynchronous to the MODE pin. If making synchronization to the MODE pin, take notice in use under a reduced input voltage.

#### • Duty-Over Function

When the input voltage is reduced at cranking, the operating frequency is reduced until one-fourth of the set frequency with being linearly proportional to time in order to maintain the output voltage. Exploiting the ON duty to exceed the maxduty value at normal operation can make the differential between input and output voltages small. The duty-over function enables when the minimum OFF time ( $t_{OFF}$ ) is detected.



Frequency Modulation with Duty-Over

<sup>(1)</sup> See Oscillation Frequency Setting for details of the set frequency.

<sup>(2)</sup> The adjustable oscillation frequency range becomes  $250 \text{kHz} \le f_{OSC} \le 600 \text{kHz}$  when  $0.7 \text{ V} \le V_{OUT} < 1.35 \text{ V}$ .



#### CLKOUT Output Function

During PWM operation, the NC2780 outputs a pulse signal (Duty Typ. 50%) whose phase is 180° different from the switching control signal inside the IC from the CLKOUT pin. During PFM operation or BADFREQ detection, the CLKOUT pin is fixed in "Low". It works for synchronized switching control signals, even during frequency synchronization.

Even in versions with the SSCG function enabled, the signal modulated by the SSCG is output along with the switching control signal. However, when the input voltage becomes close to the output voltage and the maximum duty or duty over state occurs, the operating frequency is controlled to be lowered relative to the switching control signals inside the IC, so the CLKOUT pin output becomes asynchronous with the operating frequency and does not match the frequency. If this function is not used, leave the CLKOUT pin open.



**CLKOUT Output Image** 

### Power Good Output Function

The power good function with using a NMOS open drain output pin can detect the following states of the NC2780. The NMOS FET turns on and the PG pin becomes "Low" when detecting them. When these conditions are released, the NMOS FET turns off and the PG pin outputs "High". ( $V_{UP}$ : PG pull-up Voltage).

•EN = "Low" (Shut Down)

- UVLO (Shut Down)
- Thermal Shut Down
- Soft-Start Time
- ·At UVD Threshold Voltage Detection
- •At OVD Threshold Voltage Detection
- •At Hiccup-Type Protection (when hiccup mode is selected)
- •At Latch-Type Protection (when latch mode is selected)

The PG pin is designed to become 0.54 V or less in "Low" level when the current floating to the PG pin is 1 mA. The use of the PG pull-up voltage (V<sub>UP</sub>) of 5.5 V or less and the pull-up resistor (R<sub>PG</sub>) of 10 k $\Omega$  to 100 k $\Omega$  are recommended. If not using the PG pin, connect it to "Open" or "GND".



Power Good Output Pin Connecting Diagram

**Rising / Falling Sequence of Power Good Circuit** 



#### Soft-Start Function

The soft-start time is a time between a rising edge ("High" level) of the EN pin and the timing when the output voltage reaches the set output voltage. Connecting a capacitor ( $C_{SS}$ ) to the CSS / TRK pin can adjust the soft-start time ( $t_{SS}$ ) – provided the internal soft-start time of 500  $\mu$ s (Typ.) as a lower limit. The adjustable soft-start time is 1.6 ms (Typ.) when connecting an external capacitor of 4.7 nF with the charging current of 2.0  $\mu$ A (Typ.). If not required to adjust the soft-start time, set the CSS / TRK pin to "Open" to enable the internal soft-start time of 500  $\mu$ s (Typ.). If connecting a large capacitor to an output signal, the overcurrent protection or the SW GND short protection might run. To avoid these protections caused by starting abruptly when reducing the amount of power current, soft-start time must be set as long as possible.

There is no upper limit on the capacitance value of C<sub>SS</sub>.

Each of soft-start time (tss1/tss2) is guaranteed under the conditions described in the chapter of "Electrical Characteristics".



C<sub>SS</sub> [nF] = (tss - t<sub>VO\_S</sub>) / 0.64 × 2.0 t<sub>SS</sub>: Soft - Start time (ms) t<sub>VO\_S</sub>: Time period from EN = "High" to VOUT's rising (Typ. 0.160ms)

Soft-Start Time Adjustable Capacitor (Css) vs. Soft-Start Time (tss)



Soft-Start Sequence



#### • Tracking Function

Applying an external tracking voltage to the CSS / TRK pin can control the soft-start sequence – provided that the lowest internal soft-start time is limited to 500  $\mu$ s (Typ.). Since V<sub>FB</sub> becomes nearly equal to V<sub>CSS/TRK</sub> at tracking, the complex start timing and soft-start can be easily designed. The available voltage at tracking is between 0 V and 0.64 V. If the tracking voltage is over 0.64 V, the internal reference voltage of 0.64 V is enabled. Also, an arbitrary falling waveform can be generated by reducing V<sub>CSS/TRK</sub> to 0.64 V (Typ.) or less, because the NC2780 supports both of up- and down- tracking.



**Tracking Sequence** 

#### • Min. ON-Time

The min. ON time (Max.120 ns), which is determined in the NC2780 internal circuit, is a minimum time to turn high-side MOSFET on. The NC2780 cannot generate a pulse width less than the min. ON time. Therefore, settings of the output set voltage and the oscillator frequency are required so that the minimum step-down ratio  $[V_{OUT}/V_{IN} \times (1 / f_{OSC})]$  does not stay below 120ns. If staying below 120 ns, the pulse skipping will operate to stabilize the output voltage. However, the ripple current and the output voltage ripple will be larger.

#### • Min. OFF-Time

By the adoption of bootstrap method, the high-side MOSFET, which is used as the NC2780 internal circuit for the min. OFF time, is used a NMOS. The voltage sufficient to drive the high-side MOSFET must be charged. Therefore, the min. OFF time is determined from the required time to charge the voltage. By the adoption of the frequency's reduction method by onequarter of a set value (Min.), if the input-output difference voltage becomes small or load transients are caused, the OFF period can be caused once in four-cycle period of normal cycle. As a result, the min. OFF time becomes 190 ns (Typ.) substantially, and the maximum duty cycle can be improved.

When the input voltage is low or there is a sudden load transient, the duty over function turns off the high-side MOSFET every four cycles at the minimum, effectively increasing the maximum duty ratio to reduce the input-output voltage difference.



# • SSCG (Spread Spectrum Clock Generator)

In order to reduce the interference of conductive / radioactive noise, we have prepared an option of SSCG (Spread Spectrum Clock Generator) function. SSCG function is valid during PWM operation. SSCG suppresses the peak noise by spreading the switching frequency in a specific range. In this version, the switching frequency ( $f_{OSC}$ ) changes with the ramp wave within a range of  $\pm$  3.6% (Typ.) of set frequency. The modulation cycle is 128 /  $f_{OSC}$ . See the figure below. SSCG is valid only during PWM operation and disabled during PFM operation. Also note that the SSCG is invalid when an external clock is applied. Note that the effect of SSCG cannot be obtained when an external clock is input. Also, modulation of ramp wave cannot be maintained during pulse-skipping operation to prevent overvoltage.



Fluctuation Diagram of Oscillation Frequency by SSCG



### **PROTECTION FUNCTION**

#### Thermal Shutdown

When the junction temperature exceeds the thermal shutdown detection temperature (Typ.160°C), switching stops and self-heating is suppressed.

This IC will restart when the junction temperature drops below the thermal shutdown release temperature (Typ.140°C). Then, the Soft-Start function is activated.

# • SW Power Supply (VIN Short) / GND (GND Short) Protection

L-side

NMOSFET

In addition to normal current limit, the NC2780 provides the SW power supply / GND short protection to monitor the voltage between the MOSFET's drain and source. Since the current limit function is controlled with an external inductor's DCR or a sense resistance, the current limit function cannot work when a through-current is flowed through the MOSFET and when an overcurrent is generated by shorting the SW pin to VDD/GND. The detecting current is determined by SW shot to VDD/GND detector threshold voltage (ON-resistance of MOSFET x Current, Typ.0.43 V).

#### • Current Limit Function

The current limit function can be to limit the current by the peak current method to turn the high-side MOSFET off that the potential differences is over the current limit threshold voltage. The threshold voltage is selectable among 50 mV / 70 mV / 100 mV.

The current limit value is detected with the voltage across a sense resistance that is connected to the inductor in series. By connecting a resistance with low level of variation, the current limit with high accuracy can achieve.

As a result, be caution that the power loss is caused from the current and R<sub>SENSE</sub>. The peak current in the current limit inductor can be calculated by the following equation.



VOUT

Сонт

 $\frac{1}{2}$ 

R<sub>SENSE</sub>

Figure A Detection with Sense Resistance

Even if a sense resistor is not connected, it is possible to control the current limit value using the DCR of an inductor, but this is not recommended as that the accuracy will deteriorate significantly.

(YY

Inductor



#### • Reverse Current Limit Function

The reverse current limit function can be to limit the current by the peak current method to turn the low-side MOSFET off that the potential differences between voltage of VOUT and SENSE is below the reverse current limit threshold voltage. Reverse current limit inductor peak current is calculated by the following equation.

Reverse current limit inductor peak current (A) = Reverse Current Limit Threshold Voltage (mV) / R<sub>SENSE</sub> (mΩ)

This function mainly operates when the output is tied to a voltage higher than the set output voltage in some reasons.

#### • Through-Current Protection

The HGATE pin voltage ( $V_{HGATE}$ ) and the LGATE pin voltage ( $V_{LGATE}$ ) are monitored to protect a through-current caused by an external MOSFET. In the case of turning-on the low-side MOSFET, after a difference between  $V_{HGATE}$  - SW pin voltage ( $V_{SW}$ ) becomes 1V or less, increasing  $V_{LGATE}$  can prevent not to turn on both of the high-side and low-side MOSFETs at a time and thereby prevent the through-current. In the case of turning-on the high-side MOSFET, after a difference between  $V_{LGATE}$  - GND (PGND pin voltage) becomes 1 V or less, increasing a difference between  $V_{HGATE}$  -  $V_{SW}$  can prevent the through-current.



# • Bad Frequency (BADFREQ) Protection

If a current equivalent to 2 MHz (Typ.) or more or 125 kHz (Typ.) or less is applied to the RT pin when the resistor of the RT pin is in open / short, the NC2780 will stop switching to protect the IC and will cause the internal state to transition to its state before the soft-start. The CLKOUT pin is fixed to "Low" while the bad frequency as above is detected. The NC2780 will restart under the normal control from the state of soft-start when recover after the abnormal condition.



**BADFREQ Detection / Release Sequence** 

# • UVLO (Undervoltage Lockout) Function

The UVLO function is a function that prevents malfunction by turning off switching when the VCC pin voltage becomes lower than the UVLO detection voltage ( $V_{UVLODET}$ ) due to a drop in the input voltage. Since switching stops, the output voltage drops depending on the load and  $C_{OUT}$ . When the VCC pin voltage rises above the UVLO release voltage ( $V_{UVLOREL}$ ), the NC2780 restarts and begins a soft start.



**UVLO Timing Chart** 



#### Under Voltage Detection (UVD)

The UVD function indirectly monitors the output voltage with using the FB pin. The PG pin outputs "Low" when the UVD detector threshold is 90% (Typ.) of V<sub>FB</sub> and V<sub>FB</sub> is less than the UVD detector threshold for more than 30  $\mu$ s (Typ.). When V<sub>FB</sub> is over 93% (Typ.) of 0.64 V, the PG pin outputs "High" after delay time (Typ.120  $\mu$ s). And, the hiccup- / latch-type overcurrent protection works when detecting an overcurrent, an SW power supply protection, or an over voltage protection during the UVD detection.

#### • Over Voltage Detection (OVD)

The OVD function indirectly monitors the output voltage with using the FB pin. Switching stops even if the internal circuit is active state, when detecting the over voltage of V<sub>FB</sub>. The PG pin outputs "Low" when the OVD detector threshold is 110% (Typ.) of V<sub>FB</sub> and V<sub>FB</sub> is over the OVD detector threshold for more than 30  $\mu$ s (Typ.). When V<sub>FB</sub> is under 107% (Typ.) of V<sub>FB</sub>, which is the OVD released voltage, the PG pin outputs "High" after delay time (Typ.120  $\mu$ s). Then, switching is controlled by normal operation. The over voltage protection works when an error is caused by a feedback resistor in peripheral circuits for the FB pin.



Over Voltage Detection / Under Voltage Detection Sequence

Datasheet

### • Over Voltage Protection (OVP)

The OVP function monitors the voltage of VOUT pin to reduce an over voltage, when an error is caused in peripheral circuits for the FB pin. Switching stops even if the internal circuit is active state, when  $V_{OUT}$  is over the OVP detector threshold. When  $V_{OUT}$  is under the OVP detector threshold, switching is controlled by normal operation. If the UVD for FB pin occur during the OVP detect state, an error will occur and hiccup- / latch-type protection will work. However, the operation under this function is not guaranteed because the OVP detector threshold is set to the absolute maximum rating and more for the VOUT pin.

#### • Hiccup-Type / Latch-Type Overcurrent Protection

The hiccup-type / latch-type overcurrent protection can work under the operating conditions that is the UVD can function during the current limit or OVP and the SW GND short protection. The latch-type protection can release the circuit by setting the EN pin to "Low" or by reducing  $V_{IN}$  to be less than the UVLO detector threshold, when the output is latched off. The hiccup type protection stops switching releases the circuit after the protection delay time (Typ. 3.5 ms). Since this protection is auto-release, the EN pin switching of "Low" / "High" is unnecessary. And damage due to the overheating might not be caused because the term to release is long. When the output is shorted to GND, switching of "ON" / "OFF" is repeated until the short circuit condition is released.



**Timing Chart of Hiccup Type Overcurrent Protection** 

# **THERMAL CHARACTERISTICS (HSOP-18-AK)**

Thermal characteristics depend on mounting conditions. The thermal characteristics below are the results of measurements under measurement conditions determined by our company with reference to JEDEC STD. (JESD51).

#### **Measurement Result**

| Item                                     | Measurement Result |
|------------------------------------------|--------------------|
| Thermal Resistance (θja)                 | 32 °C/W            |
| Thermal Characterization Parameter (ψjt) | 8 °C/W             |

θja : Junction-to-Ambient Thermal Resistance

wjt : Junction-to-Top Thermal Characterization Parameter

#### **Measurement Conditions**

| Item                  |   | Specification                                        |
|-----------------------|---|------------------------------------------------------|
| Measurement Condition |   | Mounting on Board (Still Air)                        |
| Board material        |   | FR-4                                                 |
| Board size            |   | 76.2 mm × 114.3 mm × t 0.8 mm                        |
| Copper foil layer     | 1 | 50 mm × 50 mm (coverage rate 95%),<br>t 0.040 mm     |
|                       | 2 | 50 mm × 50 mm (coverage rate<br>100%),<br>t 0.035 mm |
|                       | 3 | 50 mm × 50 mm (coverage rate<br>100%),<br>t 0.035 mm |
|                       | 4 | 50 mm × 50 mm (coverage rate<br>100%),<br>t 0.040 mm |
| Thermal vias          |   | φ 0.3 mm × 21 pcs                                    |



#### **Measurement Board Pattern**



Cross section view of layers and vias

| -     | ~  | ~   |        |
|-------|----|-----|--------|
| •     | 0  | 0   |        |
| <br>• | •  | •   |        |
| 0     | •  | •   |        |
| •     | •  | •   |        |
| •     | •  | •   | -      |
| •     | •  | •   | _      |
| •     | •  | •   |        |
|       | Th | erm | al via |

Enlarged view of IC mounting area

# CALCULATION METHOD OF JUNCTION TEMPERATURE

The junction temperature (Tj) can be calculated from the following equation.

 $T_j = T_a + \theta ja \times P$  $T_j = Tc (top) + \psi jt \times P$ 

T<sub>a</sub> : Ambient temperature

Tc (top) : Package mark side center temperature

P : Power consumption under user's conditions



# MARKING SPECIFICATION

①②③④⑤⑥⑦⑧⑨ : Product Code … <u>Refer to the following table</u>
⑩⑪① : Lot Number … Alphanumeric Serial Number



# **HSOP-18-AK Marking Specification**

#### NOTICE

There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact our sales or distributor before attempting to use AOI.

#### NC2780 Marking List

| Product Name    | 123456789         |
|-----------------|-------------------|
| NC2780AK001AE2D | C 2 7 8 0 A 0 0 1 |
| NC2780AK001BE2D | C 2 7 8 0 B 0 0 1 |
| NC2780AK001CE2D | C 2 7 8 0 C 0 0 1 |
| NC2780AK001DE2D | C 2 7 8 0 D 0 0 1 |
| NC2780AK002AE2D | C 2 7 8 0 A 0 0 2 |
| NC2780AK002BE2D | C 2 7 8 0 B 0 0 2 |
| NC2780AK002CE2D | C 2 7 8 0 C 0 0 2 |
| NC2780AK002DE2D | C 2 7 8 0 D 0 0 2 |
| NC2780AK003AE2D | C 2 7 8 0 A 0 0 3 |
| NC2780AK003BE2D | C 2 7 8 0 B 0 0 3 |
| NC2780AK003CE2D | C 2 7 8 0 C 0 0 3 |
| NC2780AK003DE2D | C 2 7 8 0 D 0 0 3 |

| Product Name    | 123456789         |
|-----------------|-------------------|
| NC2780AK101AE2D | C 2 7 8 0 A 1 0 1 |
| NC2780AK101BE2D | C 2 7 8 0 B 1 0 1 |
| NC2780AK101CE2D | C 2 7 8 0 C 1 0 1 |
| NC2780AK101DE2D | C 2 7 8 0 D 1 0 1 |
| NC2780AK102AE2D | C 2 7 8 0 A 1 0 2 |
| NC2780AK102BE2D | C 2 7 8 0 B 1 0 2 |
| NC2780AK102CE2D | C 2 7 8 0 C 1 0 2 |
| NC2780AK102DE2D | C 2 7 8 0 D 1 0 2 |
| NC2780AK103AE2D | C 2 7 8 0 A 1 0 3 |
| NC2780AK103BE2D | C 2 7 8 0 B 1 0 3 |
| NC2780AK103CE2D | C 2 7 8 0 C 1 0 3 |
| NC2780AK103DE2D | C 2 7 8 0 D 1 0 3 |
|                 |                   |



# **APPLICATION NOTE**

#### • Operation of Step-Down Switching Regulator

A basic step-down switching regulator is illustrated in the following figures. This switching regulator charges energy in the inductor when the high-side MOSFET turns on, and discharges the energy from the inductor when the high-side MOSFET turns off and controls with less energy loss, so that a lower output voltage than the input voltage is obtained.



#### **Basic Circuit**

**Current Through Inductor** 

- **Step1.** The high-side MOSFET turns on and current IL (= i1) flows, and energy is charged into  $C_{OUT}$ . At this moment, IL increases from  $I_{LMIN}$  (= 0) to reach  $I_{LMAX}$  in proportion to the On-time period (ton) of the high-side MOSFET turns on and current IL (= i1) flows, and energy is charged into  $C_{OUT}$ . At this moment, IL increases from  $I_{LMIN}$  (= 0) to reach  $I_{LMAX}$  in proportion to the On-time period (ton) of the high-side MOSFET turns on and current IL (= i1) flows, and energy is charged into  $C_{OUT}$ . At this moment, IL increases from  $I_{LMIN}$  (= 0) to reach  $I_{LMAX}$  in proportion to the On-time period (ton) of the high-side MOSFET.
- **Step2.** When the high-side MOSFET turns off, the low-side MOSFET turns on in order to maintain  $I_L$  at  $I_{LMAX}$ , and current  $I_L$  (= i2) flows.

#### Step3. When MODE = Low (PFM / PWM Auto-Switching Mode),

 $I_L$  (= i2) decreases gradually and reaches  $I_L = I_{LMIN} = 0$  after a time period of  $t_{OPEN}$ , and the low-side MOSFET turns off. This case is called as discontinuous mode. The PFM mode is switched if go to the discontinuous mode. If the output current is increased, a time period of  $t_{OFF}$  runs out prior to reach of  $I_L = I_{LMIN} = 0$ . The result is that the high-side MOSFET turns on and the low-side MOSFET turns off in the next cycle. This case is called continuous mode. Upon entering this continuous mode, NC2780 will transition to the PWM mode.

#### When MODE = High (Forced PWM Mode), MODE = External Clock (PLL\_PWM Mode),

Since the continuous mode works at all time, the low-side MOSFET turns on until going to the next cycle. That is, the low-side MOSFET must keep "On" to meet  $I_L = I_{LMIN} < 0$ , when reaches  $I_L = I_{LMIN} = 0$  after a time period of topen.

In the PWM mode, the output voltage is maintained constant by controlling  $t_{ON}$  with the constant switching frequency ( $f_{OSC}$ ). In PFM mode,  $t_{ON}$  is constant and the output voltage is kept constant by controlling  $f_{OSC}$ .



# • Calculation of PFM Ripple

Calculation example of output ripple voltage ( $V_{OUT\_PFM}$ ) is described.  $V_{OUT\_PFM}$  can be calculated by Equation 1. And, the maximum value of inductor current ( $I_{L\_PFM}$ ) can be calculated by Equation 2.

| Vout_PFM = Rcout_esr × (Il_PFM) + Coef_ton_PFM × (Il_PFM/2) / fosc / Cout_eff ····· | Equation <sup>·</sup> | 1 |
|-------------------------------------------------------------------------------------|-----------------------|---|
|                                                                                     |                       |   |

 $I_{L_{PFM}} = ((V_{IN} - V_{OUT}) / L) \times C_{OEF_{TON_{PFM}}} \times V_{OUT} / V_{IN} / f_{OSC} \cdots Equation 2$ 

 $\begin{array}{l} V_{\text{OUT\_PFM}}: \text{Output ripple} \\ R_{\text{COUT\_ESR}}: ESR \ of \ output \ capacitor \\ I_{L\_PFM}: Maximum \ current \ of \ inductor \\ \text{Coef\_TON\_PFM}: \ Scaling \ factor \ of \ On-time \ - \ Typ.1.54X \ (Design \ value) \\ (V_{\text{IN}} - V_{\text{OUT}}) / L : \ Slope \ of \ inductor \ current \\ \text{Coef \ TON \ PFM} \ \times \ V_{\text{OUT}} / V_{\text{IN}} / \ fosc \ : \ On-time \end{array}$ 



Inductor Current Waveform at PFM Mode



Output voltage can be calculated by the following simple equation.

 $V_{OUT} = I \times T / C$ I : Current, C : Capacitance, T : Time

Since I is represented by "1/2 x  $I_{L_{PFM}}$ " as the average current, the time of current passing at the PFM mode can be expressed by the following equation.

 $T = C_{OEF_{TON_{PFM}}} / f_{OSC}$ 

And, the output ripple voltage ( $V_{OUT\_PFM}$ ) is superimposed a voltage for ESR × I, and Equation 1 is determined. But, ESR is so small that it may be ignored if ceramic capacitors are connected in parallel.

The amount of charge to the output capacitor can be calculated by Equation 3.

(High-side MOSFET On-time (T1) + Low-side MOSFET On-time (T2)) × Average amount of current ···· Equation 3

Then, T1 and T2 can be calculated by the following equations, and the time of current passing can be determined.

 $T1 = C_{OEF_TON_PFM} / f_{OSC} \times V_{OUT} / V_{IN} \cdots \cdots (On-time \text{ at PFM})$  $T2 = (V_{IN} / V_{OUT}-1) \times T1 (0 = I_{L PFM} - V_{OUT} / L \times T2)$ 

T = T1 + T2= V<sub>IN</sub> / V<sub>OUT</sub> × T1 = C<sub>OEF</sub> TON PFM / fosc

And then, the amount of charge can be determined as Equation 4.

T x I<sub>L\_PFM</sub> / 2 = <sub>OEF\_TON\_PFM</sub> / f<sub>OSC</sub> × I<sub>L\_PFM</sub> / 2 ····· Equation 4

With using above equations, the output ripple voltage (V<sub>OUT\_PFM</sub>) can be calculated by Equation 5.

V = IT / C = C<sub>OEF\_TON\_PFM</sub> / f<sub>OSC</sub> × I<sub>L\_PFM</sub> / 2 / C<sub>OUT\_EFF</sub> ······ Equation 5



### Output Voltage Setting

The output voltage (VOUT) can be set by adjustable values of RTOP and RBOT. The value of VOUT can be calculated by Equation 1.

V<sub>OUT</sub> = V<sub>FB</sub> × (R<sub>TOP</sub> + R<sub>BOT</sub>) / R<sub>BOT</sub> ····· Equation 1

For example, when setting  $V_{OUT}$  = 3.3 V and setting  $R_{BOT}$  = 22 k $\Omega$ ,  $R_{TOP}$  can be calculated by substituting them to Equation 1. As a result of the expanding Equation 2,  $R_{TOP}$  can be set to 91.4 k $\Omega$ . To make 91.4 k $\Omega$  with using the E24 type resistors, the connecting use of 91 k $\Omega$  and 0.39 k $\Omega$  resistors in series is required. If

the tolerance level of the set output voltage is wide, using a resistor of 91 k $\Omega$  to R<sub>TOP</sub> can reduce the number of components.

 $R_{\text{TOP}} = (3.3\text{V} / 0.64\text{V} - 1) \times 22\text{k}\Omega$ = 91.4kΩ·····Equation 2

As to NC2780AK001x, NC2780AK002x, NC2780AK003x,  $R_{TOP}$  and  $R_{BOT}$  should be selected to meet the required output voltage (V<sub>OUT</sub>) > 2.91 V with a variation in resistance taken into account.

#### Oscillation Frequency Setting

Connecting the oscillation frequency setting resistor ( $R_{RT}$ ) between the RT pin and GND can control the oscillation frequency in the range of 250 kHz to 1 MHz<sup>(3)</sup>. For example, using the resistor of 66 k $\Omega$  can set the frequency of about 500 kHz. The Electrical Characteristics guarantees the oscillation frequency under the conditions stated below for  $f_{OSC0}$  (at  $R_{RT}$  = 135 k $\Omega$ ) and  $f_{OSC1}$  (at  $R_{RT}$  = 32 k $\Omega$ ).





<sup>(3)</sup> The adjustable oscillation frequency range becomes 250 kHz  $\leq$  fosc  $\leq$  600 kHz when 0.7 V  $\leq$  Vout < 1.35V.



#### Selection of External Components

External components and its value required for NC2780 are described. Each value is reference value at initial. Since inductor's variations and output capacitor's effective value may lead a drift of phase characteristics, adjustment to a unity-gain and phase characteristics may be required by evaluation on the actual unit.



NC2780AK Typical Application Circuit

#### 1. Determination of Requirements

Determine the frequency, the output capacitor, and the input voltage required. For reference values, parameters listed in the following table will be used to explain each equation.

 $\begin{array}{l} Output \ Voltage \ (V_{OUT}): 3.3V\\ Output \ Current \ (I_{OUT}): 10A\\ Input \ Voltage \ (V_{IN}): 12V\\ Input \ Voltage \ Range: 8V \ to \ 16V\\ Frequency \ (f_{OSC}): 500kHz\\ ESR \ of \ Output \ Capacitor \ ESR \ (R_{COUT\_ESR}): 3m\Omega \end{array}$ 

#### 2. Selection of Unity-gain Frequency (fUNITY)

The unity-gain frequency ( $f_{UNITY}$ ) is determined by the frequency that the loop gain becomes "1" (zero dB). It is recommended to select within the range of one-sixth to one-tenth of the oscillator frequency ( $f_{OSC}$ ). Since the  $f_{UNITY}$  determines the transient response, the higher the  $f_{UNITY}$ , the faster response is achieved, but the phase margin will be tight. Therefore, it is required that the  $f_{UNITY}$  can secure the adequate stability. As for the reference, the  $f_{UNITY}$  is set to 70 kHz.

#### 3. Selection of Inductor

After the input and the output voltages are determined, a ripple current ( $\Delta I_L$ ) for the inductor current is determined by an inductance (L) and an oscillator frequency (fosc). The ripple current ( $\Delta I_L$ ) can be calculated by Equation 1.

```
ΔI<sub>L</sub> = (V<sub>OUT</sub> / L / f<sub>OSC</sub>) × (1 - V<sub>OUT</sub> / V<sub>IN_MAX</sub>)·····Equation 1
V<sub>IN_MAX</sub>: Maximum input voltage
```

The core loss in the inductor and the ripple current of the output voltage become small when the ripple current ( $\Delta I_L$ ) is small. But, a large inductance is required as shown by Equation 1. The inductance can be calculated by Equation 2 when a reference value of  $\Delta I_L$  assumes 30% of  $I_{OUT}$  is appropriate value.

 $L = (V_{OUT} / \Delta I_L / f_{OSC}) \times (1 - V_{OUT} / V_{IN\_MAX}) \cdots Equation 2$ = (V\_{OUT} / (I\_{OUT} × 0.3) / f\_{OSC}) × (1 - V\_{OUT} / V\_{IN\\_MAX})

The inductance can be calculated by substituting each parameter to Equation 2.

L = (3.3V / 10A × 0.3 / 500kHz) × (1 - 3.3V / 16V) = 1.75µH

When selecting the inductor of 2.2µH as an approximate value of the above calculated value,  $\Delta I_L$  can be shown as below.

 $\Delta I_L = (3.3V / 2.2 \mu H / 500 kHz) \times (1 - 3.3V / 16V) = 2.38A$ 



#### 4. Setting of Output Capacitance

The output capacitance  $(C_{OUT})$  must be set to meet the following conditions.

#### 4-1. Calculation based on phase margin

To secure the adequate stability, it is recommended that the pole frequency ( $f_{P_OUT}$ ) is set to become equal or below one-fourteenth of the unity-gain frequency. The pole frequency ( $f_{P_OUT}$ ) can be calculated by Equation 3.

 $f_{P \text{ OUT}} = 1 / (2 \times \pi \times C_{\text{OUT}\_\text{EFF}} \times ((R_{\text{OUT}\_\text{MIN}} \times 2 \times \pi \times f_{\text{OSC}} \times L) / (R_{\text{OUT}\_\text{MIN}} + 2 \times \pi \times f_{\text{OSC}} \times L) + R_{\text{COUT}\_\text{ESR}}))$ 

····· Equation 3

 $\begin{array}{l} C_{\text{OUT\_EFF}}: \text{Output capacitance (effective value)} \\ \text{R}_{\text{OUT\_MIN}}: \text{Output resistance at maximum output current} \\ \text{R}_{\text{OUT\_MIN}} = \text{V}_{\text{OUT}} / \text{I}_{\text{OUT}} \\ &= 3.3 \text{V} / 10 \text{A} \\ &= 0.33 \Omega \end{array}$ 

Equation (4) can be expressed by substituting  $f_{P_OUT} = f_{UNITY} / 14$  to Equation 3.

 $C_{\text{OUT}\_\text{EFF}} = 14 / (2 \times \pi \times f_{\text{UNITY}} \times ((R_{\text{OUT}\_\text{MIN}} \times 2 \times \pi \times f_{\text{OSC}} \times L) / (R_{\text{OUT}\_\text{MIN}} + 2 \times \pi \times f_{\text{OSC}} \times L) + R_{\text{COUT}\_\text{ESR}}))$ 

····Equation 4

Then, the output capacitance (effective value) can be calculated by substituting each parameter to Equation 4

$$C_{OUT\_EFF} = 14 / (2 \times \pi \times 70 \text{kHz} \times ((0.33\Omega \times 2 \times \pi \times 500 \text{kHz} \times 2.2 \mu\text{H}) / (0.33\Omega + 2 \times \pi \times 500 \text{kHz} \times 2.2 \mu\text{H}) + 3m\Omega)) = 100.1 \mu\text{F}$$

It is recommended that the output capacitance is set to become equal or over the effective value calculated by Equation 4

The effective value of capacitor capacitance varies with the applied DC voltage. Equation 5 below shows calculation formula for ceramic capacitors. Please refer to capacitor specification for more accurate bias characteristics.

Cout\_EFF = Cout\_set × (V<sub>CO\_AB</sub> - V<sub>OUT</sub>) / V<sub>CO\_AB</sub> ······Equation 5

C<sub>OUT\_SET</sub>: Output capacitor's spec V<sub>CO\_AB</sub>: Capacitor's voltage rating

With using Equation 5, the effective value is calculated to become 100.1  $\mu$ F or more. The output voltage (C<sub>OUT</sub>) can be shown as below when V<sub>CO\_AB</sub> is 10 V.

 $\begin{array}{l} C_{\text{OUT\_SET}} > C_{\text{OUT\_EFF}} / \left( \left( V_{\text{CO\_AB}} - V_{\text{OUT}} \right) / V_{\text{CO\_AB}} \right) \\ C_{\text{OUT\_SET}} > 100.1 \mu F / \left( \left( 10 - 3.3 \right) / 10 \right) \\ C_{\text{OUT}} > 149.4 \mu F \end{array}$ 

As the calculated result, COUT selects a capacitor of 150 µF (the effective value is 100.5 µF)



4-2. Calculation based on ripple at PFM mode.

With using the calculated value of COUT, the amount of ripple at the PFM mode can be shown as Equation 6 and Equation 7.

IL\_PFM = ((VIN\_MAX - VOUT) / L) × COEF\_TON\_PFM × VOUT / VIN\_MAX / fosc VOUT\_PFM = RCOUT\_ESR × (IL\_PFM) + COEF\_TON\_PFM × (IL\_PFM / 2) / fosc / COUT\_EFF ····· Equation 7

IL\_PFM: Maximum inductor current COEF\_TON\_PFM: On-time scaling (multiples of PFM\_On time) VOUT PFM: Maximum output ripple

COEF\_TON\_PFM can be calculated by 1.54 times (Typ.) as the design value. The ripple value can be calculated by substituting each parameter to Equation 6 and Equation 7.

$$\begin{split} & \mathsf{I}_{L\_\mathsf{PFM}} = ((16\mathsf{V}-3.3\mathsf{V})\,/\,2.2\mu\mathsf{H}) \times 1.54 \times 3.3\mathsf{V}\,/\,16\mathsf{V}\,/\,500\mathsf{kHz} \\ & = 3.67\;\mathsf{A} \\ & \mathsf{V}_{\mathsf{OUT\_PFM}} = 3m\Omega \times 3.67\mathsf{A} + 1.54 \times (3.67\mathsf{A}\,/\,2)\,/\,500\mathsf{kHz}\,/\,100.5\mu\mathsf{F} \\ & = 67.2\mathsf{mV} \end{split}$$

 $V_{OUT\_PFM}$  must be set to become the target ripple value or less. If  $V_{OUT\_PFM}$  is over the target value, the output capacitance must be calculated by Equation 8.

Cout\_eff = 1.54 × (IL\_PFM / 2) / fosc / (Vout\_PFM - Rcout\_esr × (IL\_PFM)) ······ Equation 8

However, note that if the ripple voltage in PFM mode becomes extremely small by setting a large COUT, the high-side MOSFET may turn on and switch to PWM mode before detecting 0A of inductor current during PFM mode operation. The ripple voltage value for PFM mode to operate normally is typically 20mV or higher.



#### 5. Designation of Phase Compensation

Since the current amplifier for the voltage feedback is output via the COMP pin, the phase compensation is achieved with using external components. The phase compensation is able to secure stable operation with using an external ceramic capacitor and the phase compensation circuit.



**Connection Example for External Phase Compensation Circuit** 

5-1. Calculation of Rc

The phase compensation resistance (R<sub>c</sub>) to set the calculated unity-gain frequency can be calculated by Equation 9.

 $R_{C} = 2 \times \pi \times f_{UNITY} \times V_{OUT} \times C_{OUT\_EFF} / (g_{m_{ea}} \times V_{REF} \times g_{m_{pwr}}) \cdots Equation 9$ 

 $g_{m\_ea}$ : Error amplifier of  $g_m$ V<sub>REF</sub>: Reference voltage (0.64V)  $g_{m\_pwr}$ : power level of  $g_m$ 

 $\begin{array}{l} g_{m\_pwr} \times \Delta V_S = \Delta I_L \\ g_{m\_ea} / \Delta V_S = 0.05 \times 10 \ \ (\text{-6}) \times f_{OSC} / V_{OUT} \\ g_{m\_ea} \times g_{m\_pwr} = 0.05 \times 10 \ \ (\text{-6}) \times \Delta I_L \times f_{OSC} / V_{OUT} \end{array}$  Equation 10

 $\Delta V_S$ : Output amplitude of the slope circuit

R<sub>c</sub> can be calculated by substituting Equation 10 to Equation 9.

 $\begin{array}{l} {\sf R}_{\sf C} = 2 \times \pi \times f_{\text{UNITY}} \times {\sf V}_{{\sf OUT}} \times {\sf C}_{{\sf OUT\_EFF}} \, / \, ({\sf V}_{{\sf REF}} \times 0.05 \times 10 \, ^{\circ} (\text{--}6) \times \Delta {\sf I}_{\sf L} \times f_{{\sf OSC}} \, / \, {\sf V}_{{\sf OUT}}) \\ = 2 \times \pi \times 70 {\sf k} {\sf Hz} \times 3.3 \, {\sf V} \times 100.5 \mu {\sf F} \, / \, (0.64 \times 0.05 \times 10 \, ^{\circ} (\text{--}6) \times 2.38 {\sf A} \times 500 {\sf k} {\sf Hz} \, / \, 3.3 {\sf V}) \\ = 12.63 \, \doteqdot \, 13 {\sf k} \Omega \end{array}$ 

5-2. Calculation of Cc

 $C_c$  must be calculated by Equation 11 so that the zero frequency of the error amplifier meets the highest pole frequency ( $f_{P_OUT}$ ). Then,  $f_{P_OUT} = 5.0$  kHz is determined by calculation of Equation 3.

 $\begin{array}{l} C_{C} = 1 \ / \ (2 \times \pi \times R_{C} \times f_{P\_OUT}) \cdots \\ = 1 \ / \ (2 \times 3.14 \times 13 k\Omega \times 5.0 kHz) \\ = 2.45 \ \approx \ 2.7 nF \end{array}$ 



5-3. Calculation of  $C_{C2}$ 

 $C_{c2}$  can be calculated by two different calculation methods to vary from the zero frequency ( $f_{Z_{ESR}}$ ) depending on the ESR of a capacitor.  $f_{Z_{ESR}}$  can be calculated by Equation 12.

| fz_esr = 1 / (2 × π × R <sub>COUT_ESR</sub> × C <sub>OUT_EFF</sub> ) ·····Equation 12<br>= 528kHz                                                                                     |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [When the zero frequency is lower than $f_{OSC}$ / 2] $C_{C2}$ sets the pole to $f_{Z\_ESR}$                                                                                          |  |
| C <sub>C2</sub> = R <sub>COUT_ESR</sub> × C <sub>OUT_EFF</sub> / R <sub>C</sub> ·····Equation 13                                                                                      |  |
| [When the zero frequency is higher $f_{OSC}$ / 2]<br>C <sub>C2</sub> sets the pole to $f_{OSC}$ / 2 so as to be a noise filter for the COMP pin.                                      |  |
| fosc / 2 = 1 / (2 × π × Rc × Cc <sub>2</sub> )<br>C <sub>C2</sub> = 2 / (2 × π × Rc × fosc)·····Equation 14                                                                           |  |
| In the reference example, $C_{C2}$ is used as the noise filter for the COMP pin because of being higher than $f_{OSC}/2$ .                                                            |  |
| $C_{C2} = 49 \doteq 47 pF$                                                                                                                                                            |  |
| 5-4. Calculation of $C_{\text{SPD}}$ $C_{\text{SPD}}$ sets the zero frequency to meet the unity-gain frequency.                                                                       |  |
| $R_{\text{TOP}} = R_{\text{BOT}} \times (V_{\text{OUT}} / V_{\text{REF}} - 1)$ $C_{\text{SPD}} = 1 / (2 \times \pi \times f_{\text{UNITY}} \times R_{\text{TOP}}) \cdots Equation 15$ |  |
| When $R_{BOT} = 22k\Omega$<br>$R_{TOD} = 22k \times (3.3)/(0.64)/(-1)$                                                                                                                |  |

 $R_{TOP} = 22k \times (3.3V / 0.64V - 1)$ = 91.4k $\Omega$ 

 $\begin{array}{l} C_{\text{SPD}} = 1 \ / \ (2 \times \pi \times 70 \text{kHz} \times 91.4 \text{k}\Omega) \\ = 24.8 \ \approx \ 27 \text{pF} \end{array}$ 



# • Cautions in Selecting External Components

#### Inductor

 Choose an inductor that has small DC resistance, has sufficient allowable current and is hard to cause magnetic saturation. The inductance value must be determined with consideration of load current under the actual condition. If the inductance value of an inductor is extremely small, the peak current of SW may increase along with the load current. As a result, the current limit circuit may start to operate when the peak current of SW reaches to "SW limit current".

#### Capacitor

- Choose a capacitor that has a sufficient margin to the drive voltage ratings with consideration of the DC bias characteristics and the temperature characteristics.
- The use of a ceramic capacitor for C<sub>IN</sub> is recommended. If combined use of a ceramic and the electrolyte capacitor, the stable operation will improve since the margin becomes bigger. Choose the electrolyte capacitor with the lowest possible ESR with consideration of the allowable ripple current rating (I<sub>RMS</sub>). I<sub>RMS</sub> can be calculated by the following equation.

 $\mathsf{IRMS} \approx \mathsf{I}_{\mathsf{OUT}} / \mathsf{V}_{\mathsf{IN}} \times \sqrt{\{\mathsf{V}_{\mathsf{OUT}} \times (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}})\}}$ 

#### MOSFET

Gate - Source Voltage

When considering variations in production and margin, a MOSFET with a withstand voltage of 10 V or more is recommended despite the 5 V high and low driver.

- Gate Threshold Voltage
   Choose a MOSFET with the threshold voltage between 1.0 V (Min.) and 3.4 V (Max.) with consideration of variations in production and margin.
- Drain Current

Choose a MOSFET having a sufficient margin with consideration of peak current and limit current.

- Connection of Body Diode for Source Current Choose a diode with the withstand current over the reverse limit current rating. The NC2780 reverse current value becomes one-half of the normal limit current value.
- Input Capacitor (C<sub>ISS</sub>)
- As an index of performance, C<sub>ISS</sub>: 3800pF
- On-resistance (R<sub>DS</sub> (on)) & All Gate Capacitance (Qg)
   Choose a MOSFET with the lowest possible characteristics because having an influence on efficiency. Generally, a high-performance MOSFET is rated that R<sub>DS</sub> x Qq (performance figure) is small.
- Since test specifications vary with MOSFET makers, it is necessary to confirm the application with the NC2780 implemented on a board system.



# Industrial NC2780 series

#### **MOSFET** Losses

The MOSFET total loss is calculated by the sum of the switching losses when the high-side and the low-side MOSFETs turning-on / off and the conduction losses by the MOSFET's on-resistance. If the total loss become larger than expected, the external MOSFET must be selected with consideration of the on-resistance, the switching losses and the package's power dissipation. The following figure shows the timing chart of the high side / low side MOSFETs at normal switching. The loss at each delay time can be calculated as follows.



DC / DC Converter Basic Switching Timing Chart

#### t1 (t5):

For the duration between the low-side MOSFET's turn-off and the high-side MOSFET's turn-on, the loss occurs to supply a current from the body diode on the low-side MOSFET. Likewise, for the duration between the high-side MOSFET's turn-off and the low-side MOSFET's turn-on, the loss occurs. The losses (P<sub>DEAD</sub>) for t1 and t5 can be calculated by the following equation.

 $P_{DEAD} = V_F \times I_{OUT} \times f_{OSC} \times (t_{DEAD1} + t_{DEAD5})$ 

#### VF: The forward voltage of a body-diode

t<sub>DEAD1</sub>: The delay time from the instant when the gate-source voltage (V<sub>GS</sub>) falls below the threshold voltage (V<sub>TH</sub>) on the low-side MOSFET to the instant when V<sub>GS</sub> exceeds V<sub>TH</sub> on the high-side MOSFET.

T<sub>DEAD5</sub>: The delay time from the instant when V<sub>GS</sub> falls below V<sub>TH</sub> on the high-side MOSFET to the instant when V<sub>GS</sub> exceeds V<sub>TH</sub> on the low-side MOSFET.

#### t2 (t4):

Since the drain-source voltage ( $V_{DS}$ ) is equal to  $V_{IN}$  when the high-side MOSFET turns on/off after delay time ( $t_{DEAD}1/t_{DEAD5}$ ), the source current and the output current ( $I_{OUT}$ ) become equal. Therefore, a large loss occurs. The losses ( $P_{SW}$ ) at turn-on / off can be calculated by the following equation.

 $P_{SW} = 1/2 \times V_{IN} \times I_{OUT} \times f_{OSC} \times (t_{RISE} + t_{FALL})$ 

t<sub>RISE</sub>: A duration between the gate voltage rising start time from the threshold voltage and the end of stabilized voltage (V<sub>SP</sub>) on the high-side MOSFET.

T<sub>FALL</sub>: A duration between the start time of the gate voltage stabilizing and the falling time below the threshold voltage on the high-side MOSFET.

For the stabilized duration,  $V_{GS}$  of the high-side MOSFET remains constant roughly since the gate charge current is used to charge  $C_{GD}$ . And, the reverse recovery loss ( $P_{RR}$ ) occurs to recover the body diode of the low-side MOSFET when the high-side MOSFET turns on. Refer to *the MOSFET datasheet* for information about the electric charge (Qrr) required for recovery.

 $P_{RR} = V_{IN} \times Qrr \times f_{OSC}$ 



And, the power ( $P_{GH}$ ,  $P_{GL}$ ) for electric charge of the MOSFET' gate and the power ( $P_{OSSH}$ ,  $P_{OSSL}$ ) for electric charge of the MOSFET's output capacity occur. Each power can be calculated by following equations. Refer to *the MOSFET datasheet* for detailed values.

$$\begin{split} \mathsf{P}_{\mathsf{GH}} &= \mathsf{Q}_{\mathsf{GH}} \times \mathsf{V}_{\mathsf{CC}} \times \mathsf{fosc} \\ \mathsf{P}_{\mathsf{GL}} &= \mathsf{Q}_{\mathsf{GL}} \times \mathsf{V}_{\mathsf{CC}} \times \mathsf{fosc} \\ \mathsf{P}_{\mathsf{OSSH}} &= 1/2 \times \mathsf{C}_{\mathsf{OSSH}} \times (\mathsf{V}_{\mathsf{IN}})^2 \times \mathsf{fosc} \\ \mathsf{P}_{\mathsf{OSSL}} &= 1/2 \times \mathsf{C}_{\mathsf{OSSL}} \times (\mathsf{V}_{\mathsf{IN}})^2 \times \mathsf{fosc} \end{split}$$

V<sub>CC</sub>: VCC pin voltage Q<sub>GH</sub>, Q<sub>GL</sub>: Gate electric charge quantity for High- /Low- side MOSFETs C<sub>OSSH</sub>, C<sub>OSSL</sub>: Drain-gate capacity + Drain-source capacity for High- /Low- side MOSFETs

#### t3 (t6):

For the duration of t3, the conduction loss of the high-side MOSFET ( $P_{HS}(on)$ ) occurs. For the duration of t6, the conduction loss of the low-side MOSFET ( $P_{LS}(on)$ ) occurs. Each loss can be calculated by the following equation. ON duty is closely analogous to  $V_{OUT} / V_{IN}$ .

$$\begin{split} I_{RMS} &= \sqrt{~} (((I_{OUT})^2 + (I_{P-P})^2 \ / \ 12)) \\ P_{HS} (on) &= (I_{RMS})^2 \times R_{ONH} \times V_{OUT} \ / \ V_{IN} \\ P_{LS} (on) &= (I_{RMS})^2 \times R_{ONL} \times (1 - V_{OUT} \ / \ V_{IN}) \end{split}$$

I<sub>RMS</sub>: MOSFET's rms current IP-P: MOSFET's peak current amplitude R<sub>ONH</sub>, R<sub>ONL</sub>: On-resistance for High- /Low- side MOSFETs

Since the conduction loss depends on the duty, the loss varies with step-down ratio. When the step-down ratio is large and the ON duty is small, the loss of the low side MOSFET becomes larger, and when the ratio is small, the loss of the high-side MOSFET becomes larger. From above equations, each loss of the high-side and the low-side MOSFETs can be calculated by the following equations.

 $P_{HS} = P_{HS} (on) + P_{SW} + P_{RR} + P_{GH} + P_{OSSH}$  $P_{LS} = P_{LS} (on) + P_{GL} + P_{OSSL} + P_{DEAD}$ 

As is evident from these equations, the switching loss becomes predominant when the input voltage and the frequency are high, and the conduction loss conversely becomes predominant when they are low.



#### Technical Notes

The performance of power source circuits using this IC largely depends on peripheral circuits. When selecting the peripheral components, please consider the conditions of use. Do not allow each component, PCB pattern or the IC to exceed their respected rated values (voltage, current, and power) when designing the peripheral circuits.

- It is recommended to mount all the external components on the same layer as the IC on board. External components must
  be connected as close as possible to the Ics and make wiring as short as possible. Especially, the capacitor connected in
  between VIN pin and GND pin must be wiring the shortest. If their impedance is high, internal voltage of the IC may shift by
  the switching current, and the operating may be unstable. Make the power supply and GND lines sufficient.
- Since the current loop of a switching regulator changes with each switching, the current changes significantly and highfrequency noise may be generated due to parasitic capacitance and inductance. Design the board layout so that the current loop length is as short as possible.
- AGND and PGND for the controller must be wired to the GND line at the low impedance point of the same layer with C<sub>IN</sub> and C<sub>OUT</sub>. Reduce the impedance between the AGND and PGND of IC.
- It is recommended that the C<sub>IN</sub>, high-side, and low-side MOSFETs be placed on the same layer as the IC on PCB. If vias are used and placed on a different layer from the IC, the parasitic inductance of vias may affect the ringing of the SW pin voltage and increase noise.
- R<sub>TOP</sub>, R<sub>BOT</sub>, and C<sub>SPD</sub> should be set close to the FB pin, but mount them away from the inductor, SW pin, and BST pin to avoid their noise.
- Place a capacitor (C<sub>BST</sub>) as close as possible to the SW pin and the BST pin. If controlling slew rate for EMI, a resistor (R<sub>BST</sub>) should be in series between the BST pin and the capacitor (C<sub>BST</sub>), but not be in series to MOSFET for HGATE and LGATE pins. Because connecting the resistor in series to the MOSFET becomes a cause of a through-current.
- The tab on the bottom of the HSOP-18-AK package must be connected to GND when mounted on the board. To improve thermal dissipation on the multilayer board, set via to release the heat to the other layer in the connecting part of the tab on the bottom. Likewise, thermal dissipation for MOSFET is required.
- The MODE pin requires the "High" / "Low" voltages with the high stability when the forced PWM mode (MODE = "High") or the PFM mode (MODE = "Low") is enabled. If the voltage with the high stability cannot be applied, connection to the VCC pin as "High" level or the AGND pin as "Low" level is recommended. If connecting to the PGND pin as noisy, a malfunction may occur. Avoid the use of the MODE pin being "Open".
- If V<sub>OUT</sub> is a minus potential, the setup cannot occur.
- The power for the controller and for the high-side MOSFET must be used on the same power supply, since the internal slope compensation is applied as the power supply voltage of the high-side MOSFET is equal to the controller's. If applying the other power supply voltage, the controller will become unstable owing to the inappropriate slope compensation.
- The thermal shutdown function prevents the IC from fuming and ignition but does not ensure the IC's reliability or keep the IC below the absolute maximum ratings. The thermal shutdown function does not operate on the heat generated by other than the normal IC operation such as latch-up and overvoltage application.
- The thermal shutdown function operates in a state over the absolute maximum ratings, therefore the thermal shutdown function should not be used for a system design.



Industrial NC2780 series

# **REFERENCE PCB LAYOUTS**

NC2780 PCB Layouts



PCB Layout - 1<sup>st</sup> Layer (Top Layer)



PCB Layout - 2<sup>nd</sup> Layer






PCB Layout - 3<sup>rd</sup> Layer



PCB Layout - 4<sup>th</sup> Layer (Bottom Layer)



### INTERNAL EQUIVALENT CIRCUIT FOR EACH PIN





**VIN Pin** 



CSS/TRK Pin







**VOUT Pin** 



**RT Pin** 



### **Industrial NC2780 series**









PG Pin



LGATE Pin



### **Industrial NC2780 series**







#### **TYPICAL CHARACTERISTICS**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.  $V_{IN} = 12 \text{ V}$ , NC2780AK001B, Ta = 25 °C 1) FB Voltage vs Temperature MODE = "High"



2) Oscillation Frequency vs Temperature MODE = "High" Fosc = 250 kHz







Fosc = 1000 kHz







Industrial NC2780 series

4) Current Limit Threshold Voltage vs Temperature NC2780AKxxx2x, MODE = "High" Current Limit Threshold Voltage













Reverse Current Sense Threshold Voltage

Industrial NC2780 series



















10) Efficiency vs Output Current



Fosc = 1000 kHz



V<sub>OUT</sub> = 5 V F<sub>OSC</sub> = 250 kHz





Fosc = 500 kHz





Fosc = 1000 kHz













 $I_{OUT}$  = 10 A to 0 A



### Industrial NC2780 series





MODE = "High"  $I_{OUT} = 0 A \text{ to } 10 A$ 



12) Load Regulation V<sub>OUT</sub> = 3.3 V, F<sub>OSC</sub> = 500 kHz

























 $V_{IN}$  = 16 V to 8 V







MODE = "High", I<sub>OUT</sub> = 10 A V<sub>IN</sub> = 8 V to 16 V



14) Line Requlation V<sub>OUT</sub> = 3.3 V, F<sub>OSC</sub> = 500 kHz MODE = "Low"



15) Up – Down Tracking  $V_{OUT}$  = 3.3 V,  $F_{OSC}$  = 500 kHz,  $I_{OUT}$  = 0 A, MODE = "High"

















**N**SSHNBO

17) Load Dump V<sub>OUT</sub> = 3.3 V, F<sub>OSC</sub> = 500 kHz MODE = "High" I<sub>OUT</sub> = 0 A



18) Dropout Voltage

 $V_{OUT}$  = 3.3 V,  $F_{OSC}$  = 250 kHz, MODE = "High"  $V_{IN}$  = 0 V to 16 V to 0 V



UVLO Release Voltage Zoom-in View





UVLO Detection Voltage Zoom-in View



 $V_{OUT}$  = 3.3 V, F<sub>OSC</sub> = 1000 kHz, MODE = "High" V<sub>IN</sub> = 0 V to 16 V to 0 V



UVLO Release Voltage Zoom-in View



UVLO Detection Voltage Zoom-in View









UVLO Release Voltage Zoom-in View



 $V_{\text{OUT}}$  = 5 V,  $F_{\text{OSC}}$  = 1000 kHz, MODE = "High"  $V_{\text{IN}}$  = 0 V to 16 V to 0 V



UVLO Release Voltage Zoom-in View



UVLO Detection Voltage Zoom-in View



UVLO Detection Voltage Zoom-in View



#### **TEST CIRCUIT**







NC2780 Test Circuit ( 5 V / 250 kHz)









NC2780 Test Circuit ( 5 V / 500 kHz)







NC2780 Test Circuit ( 5 V / 1 MHz)



| Symbol           | Specs                                          | Manufacturer | Parts Number       |
|------------------|------------------------------------------------|--------------|--------------------|
| Cin              | 10 µF, 50 V, 125°C                             | TDK          | CGA6P3X7S1H106K    |
|                  | 47 μF, 63 V, 105°C                             | Nichicon     | PLV1J470MDL1TD     |
| Свят             | 0.22 µF, 25 V, 125°C Murata GCM188R71E224KA55I |              | GCM188R71E224KA55D |
| C <sub>VCC</sub> | 2.2 μF, 25 V, 125°C Murata GCM21BR71E225k      |              | GCM21BR71E225KA73L |
| Соит             | 33 μF, 16 V, 125°C                             | TDK          | CGA8P1X7R1C336M    |
|                  | 100 µF, 16 V, 125°C                            | TDK          | CKG57NX7S1C107M    |
| L                | 1.0 μH, 5.60mΩ, 13.3 A                         | TDK          | SPM6545VT-1R0M-D   |
|                  | 1.5 μH, 7.40mΩ, 11.6 A                         | TDK          | SPM6545VT-1R5M-D   |
|                  | 2.2 μH, 7.40mΩ, 12.0 A                         | TDK          | SPM7054VT-2R2M-D   |
|                  | 2.2 μH, 2.62mΩ, 18.5 A                         | SAGAMI ELEC  | XRK1365B-2R2M      |
|                  | 3.3 μH, 4.90mΩ, 16.8 A                         | TDK          | SPM12565VT-3R3M-D  |
|                  | 3.3 μH, 3.55mΩ, 16.5 A                         | SAGAMI ELEC  | XRK1365B-3R3M      |
| RSENSE           | 3mΩ, 1%, 3W                                    | Bourns       | CRE2512-FZ-R003E-3 |

[Components list for our evaluation]



### HSOP-18-AK

#### PACKAGE DIMENSIONS

PI-HSOP-18-AK-E-B

UNIT: mm



#### EXAMPLE OF SOLDER PADS DIMENSIONS



<Instructions for mounting>

Please be careful when mounting, because there is a standoff on the backside electrode of the package.

**NSSHNBO** 

UNIT: mm

### HSOP-18-AK

#### PACKING SPEC

(1) Taping dimensions / Insert direction

 $1.75 \pm 0.1$  $1.5_{0}^{+0.1}$ 4.0±0.1 2.0±0.05 Insert direction 0.3±0.1 (E2) t-i-1  $5.5 \pm 0.05$ 12±0.3 0 5.55±0.1 Ì Ť. 2.05±0.1 i 6.7±0.1  $8.0 \pm 0.1$ 2.1±0.1

#### (2) Taping state



UNIT: mm

## HSOP-18-AK

(3) Reel dimensions

#### (4) Peeling strength

Peeling strength of cover tape

- •Peeling angle 165 to 180° degrees to the taped surface.
- •Peeling speed 300mm/min
- •Peeling strength 0.1 to 1.3N



## HSOP-18-AK

PI-HSOP-18-AK-E-B

#### (5) Packing state



#### HEAT-RESISTANCE PROFILES



#### **Revision History**

| Date         | Revision | Changes                                                                                                                |  |
|--------------|----------|------------------------------------------------------------------------------------------------------------------------|--|
| Nov.10.2023  | 1.0      | Initial release                                                                                                        |  |
| Feb.02.2024  | 1.1      | Updated "HSOP-18-AK Package Information" to the latest version.<br>(PI-HSOP-18-AK-E-A $\rightarrow$ PI-HSOP-18-AK-E-B) |  |
| June.04.2024 | 1.2      | THERMAL CHARACTERISTICS : Format was changed.<br>(The specification is no change.)                                     |  |

- 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to our sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without the prior written consent of us.
- 3. This product and any technical information relating thereto are subject to complementary export controls (so-called KNOW controls) under the Foreign Exchange and Foreign Trade Law, and related politics ministerial ordinance of the law. (Note that the complementary export controls are inapplicable to any application-specific products, except rockets and pilotless aircraft, that are insusceptible to design or program changes.) Accordingly, when exporting or carrying abroad this product, follow the Foreign Exchange and Foreign Trade Control Law and its related regulations with respect to the complementary export controls.
- 4. The technical information described in this document shows typical characteristics and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under our or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death should first contact us.
  - Aerospace Equipment
  - Equipment Used in the Deep Sea
  - Power Generator Control Equipment (nuclear, steam, hydraulic, etc.)
  - Life Maintenance Medical Equipment
  - Fire Alarms / Intruder Detectors
  - Vehicle Control Equipment (automotive, airplane, railroad, ship, etc.)
  - Various Safety Devices
  - Traffic control system
  - Combustion equipment

In case your company desires to use this product for any applications other than general electronic equipment mentioned above, make sure to contact our company in advance. Note that the important requirements mentioned in this section are not applicable to cases where operation requirements such as application conditions are confirmed by our company in writing after consultation with your company.

- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. The products have been designed and tested to function within controlled environmental conditions. Do not use products under conditions that deviate from methods or applications specified in this datasheet. Failure to employ the products in the proper applications can lead to deterioration, destruction or failure of the products. We shall not be responsible for any bodily injury, fires or accident, property damage or any consequential damages resulting from misuse or misapplication of the products.
- 8. Quality Warranty
  - 8-1. Quality Warranty Period

In the case of a product purchased through an authorized distributor or directly from us, the warranty period for this product shall be one (1) year after delivery to your company. For defective products that occurred during this period, we will take the quality warranty measures described in section 8-2. However, if there is an agreement on the warranty period in the basic transaction agreement, quality assurance agreement, delivery specifications, etc., it shall be followed.

8-2. Quality Warranty Remedies

When it has been proved defective due to manufacturing factors as a result of defect analysis by us, we will either deliver a substitute for the defective product or refund the purchase price of the defective product.

- Note that such delivery or refund is sole and exclusive remedies to your company for the defective product.
- 8-3. Remedies after Quality Warranty Period

With respect to any defect of this product found after the quality warranty period, the defect will be analyzed by us. On the basis of the defect analysis results, the scope and amounts of damage shall be determined by mutual agreement of both parties. Then we will deal with upper limit in Section 8-2. This provision is not intended to limit any legal rights of your company.

- 9. Anti-radiation design is not implemented in the products described in this document.
- 10. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 11. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 12. Warning for handling Gallium and Arsenic (GaAs) products (Applying to GaAs MMIC, Photo Reflector). These products use Gallium (Ga) and Arsenic (As) which are specified as poisonous chemicals by law. For the prevention of a hazard, do not burn, destroy, or process chemically to make them as gas or power. When the product is disposed of, please follow the related regulation and do not mix this with general industrial waste or household waste.
- 13. Please contact our sales representatives should you have any questions or comments concerning the products or the technical information.



Nisshinbo Micro Devices Inc.

Official website https://www.nisshinbo-microdevices.co.jp/en/ Purchase information https://www.nisshinbo-microdevices.co.jp/en/buy/