# R1243x Series # 30 V Input 2 A Buck DC/DC Converter No.EA-206-241216 ## **OUTLINE** The R1243x is a CMOS-based step-down DC/DC converter with internal Nch high-side Tr. $(0.175 \Omega)$ , which can provide the maximum 2 A output current. Internally, the R1243x consists of an oscillator, a PWM control circuit, a reference voltage unit, an error amplifier, phase compensation circuits, a slope circuit, a soft-start circuit, protection circuits, internal voltage regulators and a switch for bootstrap circuit. A step-down DC/DC converter can be configured by only adding an inductor, resistors, a diode and capacitors to the R1243x. The R1243x is a current mode operating type DC/DC converter that does not require external current sense resistor. It has high-speed response time and is high efficiency and compatible with ceramic capacitors. The oscillator frequency of the R1243x001A/B/E is fixed to 1000 kHz. The oscillator frequency of the R1243x001C/D is fixed 330 kHz. The R1243x has a cycle-by-cycle peak current limit function, a short protection function, a thermal shutdown function and an UVLO as protection features. The R1243x001A/C/E has a latch protection with 2 ms delay time, the R1243x001B/D has a fold-back protection that keep operating during short condition with lower operating frequency and limiting the LX current. The R1243x has a built-in soft-start time (Typ. 0.4 ms). In addition to this, the soft-start time is adjustable by adding an external capacitor. The R1243x has the FLG pin, which mainly monitors the FB pin voltage and gives a flag output by the Nch open drain if the abnormal condition is detected. The R1243x is offered in 8-pin HSOP-8E and 10-pin DFN(PL)2527-10 packages that can achieve high density mounting. ## **FEATURES** | • | Operating Voltage Range | .4.5 V to 30 V | |---|----------------------------|--------------------------------------------------| | • | Standby Current | | | • | Supply Current | | | • | Output Voltage Range | | | • | Feedback Voltage | | | • | Output Current | | | • | Peak Current Limiting | | | • | Internal Nch MOSFET Driver | . Typ. 175 mΩ | | • | Maximum Duty Cycle | .Min. 85% | | • | Oscillator Frequency | .R1243x001A/B/E: 1000 kHz, R1243x001C/D: 330 kHz | | • | Latch Type Protection | .R1243x001A/C: Typ. 2 ms, R1243x001E: 0.08 ms | | • | Fold-back Type Protection | .R1243x001B: 250 kHz, R1243x001D: 82.5 kH | | • | Internal Soft-start Time | .Typ. 0.4 ms, TSS = Open | | • | External Soft-start Time | .Typ. 12 ms, Css = 0.1 μF | | • | Flag Output | .Typ. 0.25 ms, FLG "OFF" delay time | | • | UVLO Released Voltage | .Typ. 4.0 V | | • | Thermal Shutdown | .Typ. 160° C, Hysteresis = 35° C | | • | Package | .HSOP-8E, DFN(PL)2527-10 | | | | | <sup>(1)</sup> This is an approximate value, because output current depends on conditions and external parts R1243x No.EA-206-241216 ## **APPLICATIONS** - Digital Home Appliances - Hand-held Communication Equipment: Cameras, VCRs, Camcorders - Battery-powered Equipment - Battery Charger ## **SELECTION GUIDE** The package type, the oscillator frequency (Fixed: 1000 kHz, 330 kHz) and the short-circuit protection type (Latch, Fold-back) are user-selectable options. #### **Selection Guide** | Product Name | Package | Quantity per Reel | Pb Free | Halogen Free | |------------------|----------------|-------------------|---------|--------------| | R1243S001*-E2-FE | HSOP-8E | 1,000 pcs | Yes | Yes | | R1243K001*-TR | DFN(PL)2527-10 | 5,000 pcs | Yes | Yes | - \*: Specify the oscillator frequency and the short-circuit protection type. - (A) Fixed Frequency: 1000 kHz, Latch Type (2 ms) - (B) Fixed Frequency: 1000 kHz, Fold-back Type - (C) Fixed Frequency: 330 kHz, Latch Type (2 ms) - (D) Fixed Frequency: 330 kHz, Fold-back Type - (E) Fixed Frequency: 1000 kHz, Latch Type (0.08 ms), only for HSOP-8E # **BLOCK DIAGRAM** R1243x Block Diagram | Version | Oscillator Frequency | Short-circuit Protection Type | |------------|----------------------|-------------------------------| | A 1000 kHz | | Latch Type (2 ms) | | В | 1000 kHz | Fold-back Type | | С | 330 kHz | Latch Type (2 ms) | | D | 330 kHz | Fold-back Type | | E | 1000 kHz | Latch Type (0.08 ms) | ## **PIN DESCRIPTIONS** <sup>\*</sup> The tab is substrate level (GND). It must be connected to the GND level. R1243S001x Pin Description | Pin No Symbol | | Pin Description | |---------------|-----|----------------------------------| | 1 | BST | Bootstrap Pin | | 2 | VIN | Power Supply Pin | | 3 | LX | LX Switching Pin | | 4 | GND | Ground Pin | | 5 | FB | Feedback Pin | | 6 | FLG | Flag Output Pin | | 7 | CE | Chip Enable Pin, Active with "H" | | 8 | TSS | Soft-start Pin | R1243K001x Pin Description | Pin No | Symbol | Pin Description | |--------|--------|----------------------------------| | 1 | LX | LX Switching Pin | | 2 | LX | LX Switching Pin | | 3 | GND | Ground Pin | | 4 | FB | Feedback Pin | | 5 | FLG | Flag Output Pin <sup>(1)</sup> | | 6 | CE | Chip Enable Pin, Active with "H" | | 7 | TSS | Soft-start Pin | | 8 | BST | Bootstrap Pin | | 9 | VIN | Power Supply Pin | | 10 | VIN | Power Supply Pin | <sup>(1)</sup> The FLG pin should be connected to GND or should be left floating when it is not used. ## INTERNAL EQUIVALENT CIRCUIT FOR EACH PIN **FLG Pin** R1243x No.EA-206-241216 ## **ABSOLUTE MAXIMUM RATINGS** #### **Absolute Maximum Ratings** (GND = 0 V) | Symbol | Parameter | Rating | | | Unit | |------------------|----------------------------------|----------------------|------------------------------|------|------| | $V_{IN}$ | Input Voltage | -0.3 | -0.3 V to 32 V | | | | $V_{BST}$ | Boost Pin Voltage | V <sub>LX</sub> -0.3 | 3 V to V <sub>LX</sub> + 6 V | | V | | $V_{LX}$ | LX Pin Voltage | -0.3 \ | / to V <sub>IN</sub> + 0.3 | | V | | $V_{CE}$ | CE Pin Input Voltage | -0.3 \ | / to V <sub>IN</sub> + 0.3 | | V | | $V_{FB}$ | VFB Pin Voltage | -0.3 V to 6 V | | | V | | $V_{FLG}$ | FLG Pin Voltage | -0. | 3 V to 6 V | | V | | V <sub>TSS</sub> | TSS Pin Voltage | -0.3 V to 6 V | | | V | | Б | D D: : (1) | (HSOP-8E) | JEDEC<br>STD. 51-7 | 2900 | | | $P_D$ | Power Dissipation <sup>(1)</sup> | (DFN(PL)2527-10) | JEDEC<br>STD. 51-7 | 2800 | — mW | | Tj | Junction Temperature Range | -40 to 125 | | °C | | | Tstg | Storage Temperature Range | −55 to 125 | | | °C | #### **ABSOLUTE MAXIMUM RATINGS** Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings are not assured. ## RECOMMENDED OPERATING CONDITIONS **Recommended Operating Conditions** | Symbol | Parameter | Rating | Unit | |-----------------|-----------------------------|-----------|------| | $V_{\text{IN}}$ | Operating Input Voltage | 4.5 to 30 | V | | Та | Operating Temperature Range | -40 to 85 | °C | #### **RECOMMENDED OPERATING CONDITIONS** All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions. <sup>(1)</sup> Refer to POWER DISSIPATION for detailed information. R1243x No.EA-206-241216 # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12 V, unless otherwise noted. Electrical Characteristics (Ta = 25°C) | | Characteristics | | T | | · | a = 25°C | |---------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------|-------|--------------|---------------------|-------------| | Symbol | Parameter | Test Conditions/Comments | Min. | Тур. | Max. | Unit | | Istandby | Standby Current | $V_{IN} = 30 \text{ V}, V_{CE} = 0 \text{ V}$ | | 0 | 10 | μΑ | | Iss | Supply Current | $V_{IN} = 30 \text{ V}, V_{FB} = 1.0 \text{ V}$ | | 0.7 | 1.0 | mA | | $V_{UVLO1}$ | UVLO Detector Threshold | Falling | 3.6 | 3.8 | 4.0 | V | | $V_{\text{UVLO2}}$ | UVLO Released Voltage | Rising | 3.8 | 4.0 | 4.2 | V | | V <sub>UVLOHYS</sub> | UVLO Hysteresis | V <sub>UVLO2</sub> – V <sub>UVLO1</sub> | | 0.2 | | V | | $V_{FB}$ | Feedback Voltage | | 0.493 | 0.500 | 0.507 | V | | $\Delta V_{FB}/\Delta Ta$ | Feedback Voltage<br>Temperature Coefficient | -40°C ≤ Ta ≤ 85°C | | ±100 | | ppm<br>/ºC | | fosc | Oscillator Frequency (R1243x001A/B) | | 900 | 1000 | 1100 | kHz | | 1050 | Oscillator Frequency (R1243x001C/D) | | 290 | 330 | 370 | kHz | | $f_{FLB}$ | Fold-back Frequency (R1243x001B/D) | V <sub>FB</sub> < 0.35 V, fosc Ratio | | 25 | | % | | Maxduty | Oscillator Maximum Duty Cycle | V <sub>IN</sub> = 6 V | 85 | 90 | 95 | % | | I <sub>TSS</sub> | TSS Pin Current | V <sub>TSS</sub> = 0 V | | 4.0 | | μА | | t <sub>SS1</sub> | Soft-start Time 1 | TSS = open | 0.2 | 0.4 | 8.0 | ms | | t <sub>SS2</sub> | Soft-start Time 2 | C <sub>SS</sub> = 0.1 µF | 6 | 12 | 18 | ms | | | Latch Protection Delay Time (R1243x001A/C) | V <sub>IN</sub> = 5.0 V | | 2.0 | | ms | | t <sub>DLY</sub> | Latch Protection Delay Time (R1243x001E) | VIN = 5.0 V | | 0.08 | | | | I <sub>LXHOFF</sub> | Highside Switch Leakage Current | V <sub>IN</sub> = 30 V, V <sub>CE</sub> = 0 V | | 0 | 10 | μА | | R <sub>LXH</sub> | Highside Switch ON Resistance | $V_{BST} - V_{LX} = 4.5 \text{ V}$ | | 175 | | mΩ | | I <sub>LIMLXH</sub> | Highside Switch Limited Current | $V_{BST} - V_{LX} = 4.5 \text{ V}$ | 2.8 | 3.8 | | Α | | V <sub>CEH</sub> | CE "H" Input Voltage | V <sub>IN</sub> = 30 V | 1.4 | | | V | | V <sub>CEL</sub> | CE "L" Input Voltage | V <sub>IN</sub> = 30 V | | | 0.4 | V | | I <sub>CEH</sub> | CE "H" Input Current | V <sub>IN</sub> = 30 V, V <sub>CE</sub> = 30 V | -1.0 | 0 | 1.0 | μΑ | | ICEL | CE "L" Input Current | V <sub>IN</sub> = 30 V, V <sub>CE</sub> = 0 V | -1.0 | 0 | 1.0 | μΑ | | I <sub>FBH</sub> | FB "H" Input Current | V <sub>FB</sub> = 2.0 V | -1.0 | 0 | 1.0 | μА | | I <sub>FBL</sub> | FB "L" Input Current | V <sub>FB</sub> = 0 V | -1.0 | 0 | 1.0 | μА | | T <sub>TSD</sub> | Thermal Shutdown Detect Temperature | Hysteresis 35°C | | 160 | | °C | | V <sub>FLGL</sub> | FLG "L" Voltage | I <sub>FLG</sub> = 1 mA | | | 0.4 | V | | I <sub>FLGOFF</sub> | FLG "OFF" Current | V <sub>FLG</sub> = 5.5 V | | 0.0 | 1.0 | μΑ | | t <sub>FLGOFF</sub> | FLG "OFF" Delay Time | | 0.05 | 0.25 | 0.60 | ms | | Vovd | Overvoltage Detection Voltage | V <sub>FB</sub> | 0.55 | 0.60 | 0.65 | V | | V <sub>UVD</sub> | Undervoltage Detection Voltage | V <sub>FB</sub> | 0.35 | 0.40 | 0.45 | V | | IFLGOFF VOVD | FLG "L" Voltage FLG "OFF" Current FLG "OFF" Delay Time Overvoltage Detection Voltage | V <sub>FLG</sub> = 5.5 V<br>V <sub>FB</sub> | 0.55 | 0.25<br>0.60 | 1.0<br>0.60<br>0.65 | μ<br>m<br>V | ## OPERATING DESCRIPTIONS #### SOFT-START TIME ADJUSTMENT FUNCTION AND FLAG FUNCTION #### **Soft-Start Time Adjustment Function** The soft-start time ( $t_{SS}$ ) of the R1243x is adjustable by adding the soft-start time adjusting capacitor ( $C_{SS}$ ) to the TSS pin. The soft-start time can be set longer than the internal soft-start time (Typ. 0.4 ms). For example, if the soft-start time adjusting capacitor ( $C_{SS}$ ) is $0.1\mu F$ , the externally adjusted soft-start time will be 12 ms (Typ.). If there is no need of adjusting the soft-start time, leave the TSS pin as open so that the internal soft-start time (Typ. 0.4 ms) will be applied. #### **Flag Function** The R1243x includes a flag output function using Nch open drain. If an abnormal state is detected, the flag output function turns the Nch transistor on and switches the FLG pin low. After recovering from the abnormal state, the flag output function turns the Nch transistor off and switches the FLG pin high after recovering from the low voltage detection (Typ. 0.4 V) and waiting for the delay time (Typ. 0.25 ms). The flag function detects the following conditions as abnormal states. - CE = "L" (Shutdown) - UVLO (Shutdown) - Thermal Shutdown - V<sub>FB</sub> Overvoltage Detection (Typ. 0.6 V) - V<sub>FB</sub> Undervoltage Detection (Typ. 0.4 V) - Active Latch Function (R1243x001A/C/E) - Overvoltage Protection for TSS Pin after the Completion of Soft-start (Typ. 3 V) The flag resistors (R<sub>FLG</sub>) have to be between 10 k $\Omega$ to 100 k $\Omega$ . If the flag function is not used, the FLG pin has to be left open or connected to GND. Fig. 2 Flag Function Sequence #### OPERATION OF STEP-DOWN DC/DC CONVERTER AND OUTPUT CURRENT The step-down DC/DC converter stores energy in the inductor (L) when the LX transistor turns on, and releases energy from L when the LX transistor turns off. This is why it can control with less energy loss and provide a lower output voltage ( $V_{OUT}$ ) than the input voltage ( $V_{IN}$ ). The operation of the step-down DC/DC converter is explained in the following figures. **Basic Circuit** **Inductor Current flowing through Inductor** - **Step 1.** The Nch transistor turns on and the inductor current (i1) flows, L is charged with energy. At this moment, i1 increases from the minimum inductor current (ILmin), which is 0 A, and reaches the maximum inductor current (ILmax) in proportion to the on-time period (ton) of the Nch transistor. - **Step 2.** When the Nch transistor turns off, L tries to maintain IL at ILmax, so L turns the diode on and the inductor current (i2) flows into L. - Step 3. i2 decreases gradually and reaches ILmin after the open-time period (topen) of the Nch transistor, and then the diode turns off. This is called discontinuous current mode.As the output current (I<sub>OUT</sub>) increases, the off-time period (toff) of the Nch transistor runs out before IL reaches ILmin. The next cycle starts, and the Nch transistor turns on and the diode turns off, which means IL starts increasing from ILmin. This is called continuous current mode. In the case of PWM mode, $V_{OUT}$ is maintained by controlling ton. During PWM mode, the oscillator frequency (fosc) is being maintained constant. ## **APPLICATION INFORMATION** ## **TYPICAL APPLICATION CIRCUIT** ## $V_{OUT} = 0.8 V, t_{SS} = 0.4 ms$ R1243x001A/B/E Typical Application ## $V_{OUT} = 0.8 \text{ V}, t_{SS} = 0.4 \text{ ms}$ R1243x001C/D Typical Application R1243x001A/B/E Typical Application R1243x001C/D Typical Application R1243x001A/B/E Typical Application R1243x001C/D Typical Application ## R1243x001A/B/E Typical Application R1243x001C/D Typical Application # $V_{\text{OUT}}$ = 5.0 V, $t_{\text{SS}}$ = 0.4 ms, Flag Function Using R1243x001A/B/E Typical Application ## $V_{OUT}$ = 5.0 V, $t_{SS}$ = 12 ms, Flag Function Using ## R1243x001C/D Typical Application The R1243x includes a flag output function using Nch open drain. If an abnormal state is detected, the flag output function turns the Nch transistor on and switches the FLG pin low. After recovering from the abnormal state, the flag output function turns the Nch transistor off and switches the FLG pin high after recovering from the low voltage detection (Typ. 0.4 V) and waiting for the delay time (Typ. 0.25 ms). If $V_{OUT}$ is used as $V_{FLGIN}$ , the FLG pin high voltage ( $V_{FLGH}$ ) will be same voltage level as $V_{OUT}$ even before the completion of soft-start. When using the soft-start time adjustment in the sequential startup circuits, note that $V_{FLGH}$ is dependent on $V_{FLGIN}$ (connecting to $V_{OUT}$ directly or using other voltage source). - CE = "L" (Shutdown) - UVLO (Shutdown) - Thermal Shutdown - VFB Overvoltage Detection (Typ. 0.6 V) - VFB Undervoltage Detection (Typ. 0.4 V) - Active Latch Function (R1243x001A/C/E) - Overvoltage Protection for the TSS pin after the completion of soft-start (Typ. 3 V) #### **SEQUENTIAL START-UP** The figure below shows the example of sequential startup circuits using soft-start time adjustment and flag functions. Where: the input voltage is 12 V, the output voltage of the R1243x001A/B/E (DCDC1) is 5.0 V, the output voltage of the R1243x001A/B/E (DCDC2) is 3.3 V, the electrolytic capacitor for the 5.0 V output is 470 $\mu$ F and the electrolytic capacitor for the 3.3 V output is 100 $\mu$ F. The DCDC1 circuit starts up first followed by the DCDC2 circuit, so that the output voltage of DCDC1 will not drop below the output voltage of the DCDC2. #### **Soft-start Time and Charging Current** During the soft-start, the R1243x generates a charging current ( $I_{CHRG}$ ) for a capacitor connected to $V_{OUT}$ in addition to the output current ( $I_{OUT}$ ) for supplying the output load. Therefore, $I_{OUT}$ is given by: $I_{OUT}' = I_{OUT} + I_{CHRG} = I_{OUT} + V_{OUT} x (C_{OUT} + C_L) / t_{SS}$ $I_{\text{OUT2}}$ ' (DCDC1) and $I_{\text{OUT2}}$ ' (DCDC2) are given by: DCDC1: $I_{OUT}$ ' = $I_{OUT}$ + $V_{OUT}$ / $(C_{OUT}$ + $C_L)$ / $t_{SS}$ = $I_{OUT}$ + 5.0 V x (10 $\mu$ F + 470 $\mu$ F) / 26 ms = $I_{OUT}$ + 92 mA DCDC2: $I_{OUT2}$ ' = $I_{OUT2}$ + $V_{OUT2}$ / $(C_{OUT2}$ + $C_{L2})$ / $t_{SS}$ = $I_{OUT}$ + 3.3 V x (10 $\mu$ F + 100 $\mu$ F) / 2.6 ms = $I_{OUT2}$ + 140 mA The output current should not exceed 2.0 A even during soft-start. #### Using the Output Voltage of DCDC1 as the FLG Pin Voltage of DCDC1 The R1243x includes a flag output function using Nch open drain. If an abnormal condition is detected, the flag output function turns the Nch transistor on and switches the FLG pin low. If an abnormal condition is not detected, the flag output function turns the Nch transistor off and switches the FLG pin high after recovering from the low voltage detection (Min. 0.35 V) and waiting for the delay time (Min. 0.05 ms). If $V_{OUT}$ is used as $V_{FLGIN}$ , the FLG pin high voltage ( $V_{FLGH}$ ) will be same voltage level as $V_{OUT}$ even before finishing the soft-start. After recovering from the low voltage detection, the lowest $V_{FLGH}$ will be 70% of the set output voltage ( $V_{SET}$ ). #### Using the FLG Pin Voltage of DCDC1 as the CE Pin Input Voltage of DCDC2 The lowest CE pin low voltage ( $V_{CEL}$ ) is 0.4 V, and the highest CE pin high voltage ( $V_{CEH}$ ) is 1.4 V. The highest flag pin low voltage ( $V_{FLGL}$ ) is 0.4 V and the lowest $V_{FLGH}$ of DCDC1 is approximately 3.5 V, so the flag pin voltage ( $V_{FLG}$ ) can be used as the CE pin input voltage ( $V_{CE}$ ) of DCDC2. #### Auto-discharge using the FLG Pin The R1243x turns the Nch transistor on and switches the FLG pin low during shutdown. If the FLG pin is switched low, a FLG pin current ( $I_{FLG}$ ) flows from $V_{FLGIN}$ to the FLG pin resistor ( $R_{FLG}$ ) and the Nch transistor. Therefore, using $V_{OUT}$ as $V_{FLGIN}$ can discharge the electric charges of a capacitor connected to $V_{OUT}$ during shutdown. The highest $I_{FLG}$ will be $V_{FLGIN}$ divided by $R_{FLG}$ . When determining the $R_{FLG}$ value, ensure that the highest $I_{FLG}$ will be 5 mA or less. Do not directly connect $V_{OUT}$ to the FLG pin. $I_{FLG}$ may become excessive and damage the device. $V_{FLGL}$ is regulated as $I_{FLG}$ = 1 mA. If $R_{FLG}$ is set higher than $I_{FLG}$ = 1 mA, the highest $V_{FLGL}$ of 0.4 V is not guaranteed, hence the flag function itself may be spoiled. ## Typical Application Circuit with Start-up Sequencing (DCDC1) R1243x001A/B/E: 1000 kHz, $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, $t_{SS}$ = 26 ms ( $C_{SS}$ = 0.22 $\mu F$ ) (DCDC2) R1243x001A/B/E: 1000 kHz, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $t_{SS}$ = 2.6 ms ( $C_{SS}$ = 0.022 $\mu F$ ) #### THE MINIMUM ON-TIME The minimum On-Time of the R1243 Series is set at 150 ns (Typ.). The minimum On-Time (150 ns) is determined by considering the tolerable delay time and the necessary stability of the current sense circuits. The R1243 Series has adopted the current control mode system, which does not require any sense resistor. By substituting the $R_{ON}$ (Nch driver's on-resistance) value into the following equation, the $I_{LX}$ (Inductor current) value can be obtained: $V_{IN}$ - $V_{LX}$ = $I_{LX}$ x $R_{ON}$ . $I_{LX}$ can be sensed only while the Nch driver is turned on (LX = High period). If the $I_{LX}$ is sensed during the switching surge immediately after the Nch driver is turned on, the switching surge may cause the malfunction. To avoid the malfunction caused by the switching surge, disable the current sensing function of Nch driver for a while immediately after the Nch driver is turned on. While the current sensing function of the Nch driver is disabled, both the current control mode system and the limited current circuit cannot function normally. Fig. 4 is a graph with the on time on the horizontal axis, and the limit current on the vertical. The graph shows that the delay time is occurred in the limited current circuit within 150 ns because the current sensing is not functioning normally. As a result, the detecting current is increased dramatically. The delay time occurred in the limited circuit current includes the circuit delay time occurred between the current sense circuit and the driver. This could happen in the current control mode system as well. The current control mode system does not function normally under 150 ns but the operation becomes similar operation to the voltage control mode system that is low stable. For the above reasons, the stability and the over-current limit accuracy of the R1243 Series degrades dramatically under 150 ns. In the case of setting the minimum on time equal or less than 150 ns, an adequate stability has to be ensured by the external parts and also the over current protection circuit has to be designed without depending on the current limit circuit of the IC. Fig. 4 On-time and Peak Current of Lx pin (ILXLIMIT) at Current Limit Detection of Lx pin #### **OUTPUT CURRENT AND SELECTION OF EXTERNAL COMPONENTS** The following equations explain the relationship between output current and peripheral components. $I_{RP}$ is the ripple current P-P value, $R_{ONH}$ is the ON resistance of Highside Tr., $R_L$ is the DC resistance of inductor. First, when Highside Tr. is "ON", the following equation is satisfied. $$V_{IN} = V_{OUT} + (R_{ONH} + R_L) \times I_{OUT} + L \times I_{RP} / ton$$ Equation 1 Second, when Highside Tr. is "OFF" (Diode is "ON"), the following equation is satisfied. Put Equation 2 to Equation 1 to solve ON duty of Highside Tr. (D<sub>ON</sub> = ton / (toff + ton): $$D_{ON} = (V_{OUT} + V_F + R_L \times I_{OUT}) / (V_{IN} + V_F - R_{ONH} \times I_{OUT}).$$ Equation 3 Ripple Current is given by: $$I_{RP} = (V_{IN} - V_{OUT} - R_{ONH} \times I_{OUT} - R_{L} \times I_{OUT}) \times D_{ON} / fosc / L.$$ Equation 4 Peak current (ILmax) that flows through L, and LX Tr. is given by: $$ILmax = I_{OUT} + I_{RP} / 2$$ Equation 5 The valley current (ILmin) is given by: If ILmin is smaller than 0 (ILmin < 0), the step-down DC/DC converter operate in discontinuous mode. The step--down DC/DC converter operates in discontinuous mode when: $$I_{OUT} < I_{RP} / 2$$ Equation 7 It is important to consider ILmax and ILmin when making the input/output conditions or selecting the external components. The above explanation is based on the ideal operation of continuous mode. ## **Ripple Current and LX Current Limiting** The fluctuation in ripple current of inductor can be caused by various reasons. The R1243x has a LX current limiting that sets the upper limitation of the inductor current (LX peak current limit). Note that the LX peak current limit is not the average inductor current (same as output current value). The larger the ripple current is, the larger the LX peak current will be. The R1243x001B/D is using this characteristic in the fold-back current limiting. The fold-back current limiting maintains the LX peak current limiting and reduces the switching frequency to lower the average inductor current. To release the fold-back current limiting, the LX peak current of the R1243x001B (250 kHz) or the R1243x001D (82.5 kHz) should not go beyond the LX peak current limit. Fig. 5 shows the LX current limit sequencing. Fig. 5 LX Current Limit Sequencing R1243x No.EA-206-241216 #### Latch Protection for the R1243x001A/C/E After current limit detection, if a voltage drop continues more than a specified time, the R1243x001A/C/E enables a latch protection to turn off output. Note that if a power voltage rising is slow and the output voltage after soft-start is less than a set output voltage for more than a latch timer period. Refer to *TECHNICAL NOTES* for details. #### Fold-back Protection for the R1243x001B/D The R1243x00B/D enables a fold-back protection after soft-start. The fold-back protection reduces the oscillator frequency to 1/4 if the output voltage drops to 70% (Typ.) or less of a set output voltage, which means the FB pin voltage is typically 0.35 V or less. If an oscillator frequency decreases, a ripple current increases. As shown in Equation 8, with LX current limiting, the average current decreases as the ripple current increases. Once the fold-back protection is enabled during heavy load, the R1243x may not be able to return to normal operation due to the increased ripple current. Note that if a power voltage rising is slow and the output voltage drops 70% (typ.) or less of a set output voltage after soft-start. Refer to *TECHNICAL NOTES* for details. #### **POWER LOSS AND EFFICIENCY** Nch High-side Tr. Turn-on Loss: $P_{ON} = R_{ONH} \times I_{OUT}^2 \times Onduty$ Nch High-side Tr. Switching Loss: $P_F = (t_R + t_F) / 2 \times V_{IN} \times I_{OUT} \times f_{OSC}$ Diode Loss: $P_{OFF} = V_F \times I_{OUT} \times Offduty$ Inductor Conduction Loss: $P_L = R_L \times I_{OUT}^2$ IC's Consumption Current Loss: $P_D = V_{IN} x I_{SS}$ Inductor's Ripple Current Loss: P<sub>PP</sub> = 1 / 4 x R<sub>C</sub> x I<sub>RP</sub><sup>2</sup> Efficiency $\eta = (V_{OUT} \times I_{OUT}) / ((V_{OUT} \times I_{OUT}) + P_{ON} + P_F + P_{CL} + P_D + P_{PP}) \times 100\%$ $P_{ON}$ , $P_F$ and $P_D$ are power losses in the ICs. These power losses are converted into heat inside the IC. Using the following equation, ensure that the junction temperature does not rise above 125°C: $$Tj = \theta ja x (P_{ON} + P_F + P_D) + Ta < 125$$ °C #### TECHNICAL NOTES ON SHUTDOWN USING INPUT VOLTAGE CONTROL If the CE pin is enabled without switching the CE pin status, which means connecting the CE pin to the VIN pin, while a set output voltage (V<sub>SET</sub>) is higher than the UVLO detection threshold (typ. 3.8 V), the input/output ratio may exceed the maximum duty ratio at shutdown. If the input/output ratio exceeds the maximum duty ratio, the output voltage drops and if the input/output ratio falls below the maximum duty ratio, the output voltage rises. These voltage fluctuations generate oscillating waveforms at shutdown. As shown in Fig. 6, if the input voltage drops before the output voltage drops, a large reverse current may flow. To avoid this, ensure the input voltage is high enough before switching the CE pin status low, or otherwise add a discharge circuit. Fig. 6 Shutdown Using Input Voltage Control ## **TECHNICAL NOTES** - External components have to be connected as close as possible to the IC and have to be wired as short as possible. Especially, the capacitor connected between V<sub>IN</sub> and GND pin must be wired the shortest. If the impedances of the power supply line and the GND line are high, the operation can be unstable due to the switching current, which fluctuates the power line of the inside the IC. The impedances of power supply line and GND line must be as low as possible. It is necessary to give careful consideration to the large current flowing into the power supply, GND, LX, V<sub>OUT</sub> and inductor when designing their wirings. The wiring of output voltage setting resistance (R<sub>UP</sub>) and the wiring of inductor must be separated from load wiring. - The capacitors to be used in the R1243x must be low ESR ceramic capacitors. The C<sub>IN</sub> capacitor between V<sub>IN</sub> and GND should be equal or more than 10 μF. Please pay attention to the bias-dependent properties and the temperature variability characteristics of the ceramic capacitors. - The internal phase compensation of this IC is designed within the recommended values of inductor and Cout ceramic capacitor. If the inductor value is small, the peak values of the switching current increase along with the load current. When the peak value of the switching current reaches to the current limit, the over current protection circuit may start to function. - If the parasitic capacitance of the schottky diode is large, the operation may result in unstable because of the large switching current when the switch is turned on. Please use the schottky diode with 100 pF or less when the reverse voltage is 10 V. If the Schottky diode with large parasitic capacitance is used, excessive switching current may flow when the switch is turned on, which may cause the IC to become unstable. If the parasitic capacitance of the Schottky diode exceeds 100 pF or is unknown, confirm that there are no problems with the load regulation, the line regulation, or the load transient response characteristics before using it. If a diode with a small current rating and a large Vf is used, the LX terminal voltage may exceed the negative MAXIMUM rating when the Vout is shorted, depending on the configuration of the peripheral circuit, and the IC may be damaged. This depends on the short-circuit conditions, other peripheral components, and the board layout, but please be especially careful when using a diode with a Vf value of more than 0.7V at 4-5A. - If the Vout Terminal is shorted under high input voltage conditions, the limit current value may become significantly larger. (Refer to "THE MINIMUM ON-TIME" page) In the case, we recommended the foldback protection version or a version with a frequency of 330KHz. Also, please take external measures for current protection such as using a fuse, as necessary. - The output voltage (V<sub>OUT</sub>) can be calculated by this equation: V<sub>OUT</sub> = V<sub>FB</sub> × (R<sub>UP</sub> + R<sub>BOT</sub>) / R<sub>BOT</sub>. By changing R<sub>UP</sub> and R<sub>BOT</sub>, the output voltage (V<sub>OUT</sub>) is adjustable. If resistance values of R<sub>UP</sub> and R<sub>BOT</sub> are high, the impedance of the FB pins become high, and the IC becomes vulnerable to an influence of noise. R<sub>BOT</sub> is recommended to be between 1.0 kΩ to 4.7 kΩ. If the operation become unstable due to the high impedance, it is important to consider lowering the impedance. - In the IC, ESD protection diode is connected between CE pin and V<sub>IN</sub> pin. If there is a possibility that the CE pin voltage becomes higher than the V<sub>IN</sub> pin voltage, it is recommended to insert a 10 kΩ resistance or more in order to prevent the large current flowing from CE pin into V<sub>IN</sub> pin. - Connect the reverse side of the IC pad to GND. To improve the radiation of heat of the multiple-layered board, it is effective to make the via on the connection part of the reverse side of the IC pad to release the heat to multiple layers. - The flag resistor (R<sub>FLG</sub>) is recommended to be between 10 kΩ to 100 kΩ. If the flag function is not used, FLG pin has to be left open or connected to GND. R1243x No.EA-206-241216 - If the soft-start time adjustment function is not used, TSS pin must be left open. In this case, soft-start time is set as 0.4 ms (Typ.). - After the completion of the soft-start, latch function (R1243x001A/C/E) starts to function. The internal counter starts counting when the overcurrent protection circuits runs the current limit detection. When the internal counter counts up to 2 ms typically (R1243x001A/C) or up to 0.08 ms (R1243x001E), latch function turns off the output. The turned off output can be reset when CE pin is changed to "L", and also V<sub>IN</sub> pin voltage became less than 3.8 V typically, which is UVLO detecting voltage. If the output voltage becomes more than the setting voltage (FB pin voltage is 0.50 V typically within the latch timer period, the counter restores the default. Therefore, the careful attention is required when the power-supply voltage's start-up is slow and the output voltage is not reached to the setting voltage within the latch timer period after the completion of the soft-start. - After the completion of the soft-start, fold-back function (R1243x001B/D) starts to function. The fold-back function limits the oscillation frequencies into 1/4 when FB pin voltage becomes less than 0.35 V (Typ.). Therefore, the careful attention is required when the power-supply voltage's start-up is slow and the output voltage is not reached to the 70% (Typ.) of the setting voltage even for a short period of time after the completion of the soft-start. - The quality of the power supply circuit using the R1243x largely depends on the external components. The careful attention is required for the external component parameters. - The careful attention is required for the maximum ratings (voltage, current, and wattage) of the external components, board layout pattern and the IC. - The table on the next page shows the recommended values for setting output voltage. Table 1. R1243x Recommended Value for Each Output Voltage ## R1243x001A/B/E: 1000 kHz | $V_{IN}$ | V <sub>OUT</sub> | L [μH] | C <sub>OUT</sub> [μF] | $C_{SPD}$ | C <sub>BST</sub> [μF] | $R_{BOT}$ [k $\Omega$ ] | |-----------------------------|----------------------------------|--------|-----------------------|-----------|-----------------------|-------------------------| | 4.5 ≤ V <sub>IN</sub> ≤ Max | $0.8 \le V_{OUT} \le 1.2$ | 2.2 | 47 | *1 | 0.47 | 2.0 | | 4.5 ≤ V <sub>IN</sub> ≤ Max | $1.2 \le V_{OUT} \le 1.8$ | 2.2 | 22 | *1 | 0.47 | 2.0 | | 4.5 ≤ V <sub>IN</sub> ≤ Max | $1.8 \le V_{OUT} \le 2.5$ | 4.7 | 10 | *1 | 0.47 | 2.0 | | 4.5 ≤ V <sub>IN</sub> ≤ 6 | 2.5 ≤ V <sub>OUT</sub> ≤ Maxduty | 4.7 | 22 | open | 0.47 | 2.0 | | 6 ≤ V <sub>IN</sub> ≤ Max | 2.5 ≤ V <sub>OUT</sub> ≤ 5 | 4.7 | 10 | *1 | 0.47 | 2.0 | | Min ≤ V <sub>IN</sub> ≤ Max | 5 ≤ V <sub>OUT</sub> ≤ Maxduty | 4.7 | 10 | *1 | 0.47 | 2.0 | ## R1243x001C/D: 330 kHz | V <sub>IN</sub> | V <sub>OUT</sub> | L [μH] | C <sub>OUT</sub> [μF] | C <sub>SPD</sub> | C <sub>BST</sub> [μF] | R <sub>BOT</sub> [kΩ] | |---------------------------------|----------------------------------|--------|-----------------------|------------------|-----------------------|-----------------------| | $4.5 \le V_{\text{IN}} \le 7.5$ | $0.8 \le V_{OUT} \le 1.2$ | 4.7 | 47×2 | open | 0.47 | 2.0 | | $4.5 \le V_{\text{IN}} \le 7.5$ | 1.2 ≤ V <sub>OUT</sub> ≤ Maxduty | 10 | 47×2 | open | 0.47 | 2.0 | | 7.5 ≤ V <sub>IN</sub> ≤ Max | 0.8 ≤ V <sub>OUT</sub> ≤ 1.2 | 4.7 | 47×2 | *2 | 0.47 | 2.0 | | 7.5 ≤ V <sub>IN</sub> ≤ 12 | 1.2 ≤ V <sub>OUT</sub> ≤ 2.5 | 10 | 47 | *2 | 0.47 | 2.0 | | 7.5 ≤ V <sub>IN</sub> ≤ Max | 1.2 ≤ V <sub>OUT</sub> ≤ 2.5 | 4.7 | 47 | *2 | 0.47 | 2.0 | | 7.5 ≤ V <sub>IN</sub> ≤ Max | 2.5 ≤ V <sub>OUT</sub> ≤ 5 | 10 | 22 | *2 | 0.47 | 2.0 | | 7.5 ≤ V <sub>IN</sub> ≤ Max | 5 ≤ V <sub>OUT</sub> ≤ 18 | 10 | 10×2 | *2 | 0.47 | 2.0 | ## \*1 R1243x001A/B/E: 1000 kHz | Vout [V] | C <sub>SPD</sub> [pF] | Rup [kΩ] | $R$ вот [ $k\Omega$ ] | |----------|-----------------------|----------|-----------------------| | 8.0 | 1800 | 1.2 | 2.0 | | 1 | 1200 | 2.0 | 2.0 | | 1.2 | 1000 | 2.8 | 2.0 | | 1.5 | 820 | 4.0 | 2.0 | | 1.8 | 560 | 5.2 | 2.0 | | 2.5 | 390 | 8.0 | 2.0 | | 3.3 | 220 | 11.2 | 2.0 | | 5 | 150 | 18.0 | 2.0 | | 6 | 120 | 22.0 | 2.0 | | 9 | 82 | 34.0 | 2.0 | | 12 | 56 | 46.0 | 2.0 | | 15 | 47 | 58.0 | 2.0 | | 18 | 47 | 70.0 | 2.0 | | | l . | I | L | ## \*2 R1243x001C/D: 330 kHz | Vout [V] | C <sub>SPD</sub> [pF] | Rup [kΩ] | $R$ вот [ $k\Omega$ ] | |----------|-----------------------|----------|-----------------------| | 8.0 | 2700 | 1.2 | 2.0 | | 1 | 2200 | 2.0 | 2.0 | | 1.2 | 1500 | 2.8 | 2.0 | | 1.5 | 1200 | 4.0 | 2.0 | | 1.8 | 1000 | 5.2 | 2.0 | | 2.5 | 560 | 8.0 | 2.0 | | 3.3 | 390 | 11.2 | 2.0 | | 5 | 220 | 18.0 | 2.0 | | 6 | 180 | 22.0 | 2.0 | | 9 | 150 | 34.0 | 2.0 | | 12 | 100 | 46.0 | 2.0 | | 15 | 100 | 58.0 | 2.0 | | 18 | 100 | 70.0 | 2.0 | R1243x No.EA-206-241216 Table 2. R1243x Recommended External Components | Cin | V <sub>IN</sub> | Cap. | Spec. | Part Name | Manufacturer | |------|------------------|----------|-------|-------------------|--------------| | | ≤ 12.5 V | 10 µF | 25 V | GRM31CR71E106K | Murata | | | ≤ 12.5 V | 10 μF | 25 V | CM316X5R106K25ABH | Kyocera | | | All | 10 μF | 50 V | UMK325BJ106MM-P | Taiyo Yuden | | | All | 10 μF | 50 V | CGA6P3X7S1H106K | TDK | | _ | | 0 | 0 | Dard Name | Manufacturer | | Соит | Vout | Cap. | Spec. | Part Name | Murata | | | ≤ 8 V | 47 μF | 16 V | GRM32EB31C476KE15 | Murata | | | ≤ 5 V | 22 µF | 10 V | GRM31CR71A226M | | | | ≤ 12.5 V | 10 μF | 25 V | GRM31CR71E106K | Murata | | | ≤ 8 V | 22 µF | 16 V | CM316X5R226K16AB | Kyocera | | | ≤ 12.5 V | 22 µF | 25 V | CM32X5R226M25AB | Kyocera | | | ≤ 12.5 V | 10 μF | 25 V | CM316X5R106K25ABH | Kyocera | | | All | 10 μF | 50 V | UMK325BJ106MM-P | Taiyo Yuden | | | All | 10 μF | 50 V | CGA6P3X7S1H106K | TDK | | Свят | V <sub>OUT</sub> | Сар. | Spec. | Part Name | Manufacturer | | | all | 0.47 µF | 16 V | EMK212BJ474KD-T | Taiyo Yuden | | | all | 0.47 µF | 16 V | C1608JB1C474K | TDK | | D | V <sub>IN</sub> | Spec. | | Part Name | Manufacturer | | | ≤ 15 V | 15 V, 2A | | SBS010M | SANYO | | | ≤ 15 V | 15 V, 2A | | SS20015M | SANYO | | | all | 40 V, 3A | | CMS16 | TOSHIBA | | L | Ind. | Spec. | | Part Name | Manufacturer | | | 2.2 µH | 5.4 A | | RLF7030T-2R2M5R4 | TDK | | | 4.7 μH | 3.4 A | | RLF7030T-4R7M3R4 | TDK | | | 10 μH | 2.5 A | | SLF10145T-100M2R5 | TDK | | | 2.2 µH | 2.7 A | | NR6020T2R2N | Taiyo Yuden | | | 4.7 µH | 2.6 A | | NR6028T4R7M | Taiyo Yuden | | | 10 µH | 2.5 A | | NR6045T100M | Taiyo Yuden | #### **TECHNICAL NOTES ON PCB LAYOUT PATTERN** - 1. The exposed pad on the bottom of the package enhances the thermal performance and is electrically connected to GND inside the package. It is recommended that the exposed pad be connected to the ground plane on the board with thermal vias if possible. - 2. Connect shortest possible: "a wiring between the V<sub>IN</sub> pin of input capacitor (C<sub>IN</sub>) and the V<sub>IN</sub> pin of IC" and "a wiring between the GND pin of input capacitor (C<sub>IN</sub>) and the GND pin of IC". - Connect as short as possible: "a wiring among the Lx pin of IC, the Lx pin of diode, the GND pin of diode, and the GND pin of input capacitor $(C_{IN})$ ". - These are recommended to wire without intermediary of a through hole. - 3. Wire the Lx pin short so that the parasitic capacitance would not be provided. It is recommended to implement without intermediary of a through hole. - 4. Connect between the GND pin of C<sub>OUT</sub> and the GND pin of diode as short as possible. It is recommended to wire without intermediary of a through hole. - 5. The FB pin side of R<sub>UP</sub>, R<sub>BOT</sub>, C<sub>SPD</sub>, and R<sub>SPD</sub> should be designed to keep a distance from inductor, BST pin, and Lx pin in order to avoid the high impedance and noise effect. These can be wired via through hole. - 6. For $V_{OUT}$ wiring to $R_{UP}$ , the feed-back must be made as close as possible from the output capacitor ( $C_{OUT}$ ). This can be wired via through hole. - 7. For the GND wiring to the soft-start time adjusting capacitor (C<sub>SS</sub>), avoid the current path of parts including input capacitors (C<sub>IN</sub>) and diodes. This can be wired via through hole. ## **PCB LAYOUT** R1243S001x Evaluation Board TOP VIEW (The broad land of Lx section enables a connection with large inductors and diodes). ## R1243S001x Evaluation Board TOP VIEW ## R1243K001x Evaluation Board TOP VIEW ## R1243K001x Evaluation Board TOP VIEW ## TYPICAL PERFORMANCE CHARACTERISTICS Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed. 1) FB Voltage vs Temperature 2) Driver On Resistance vs Temperature ## 3) Oscillator Frequency vs Temperature R1243x001A/R1243x001B, R1243S001E 4) Oscillator Frequency vs Temperature R1243x001C/R1243x001D ## 5) Maxduty vs Temperature R1243x001A/R1243x001B, R1243S001E 6) Maxduty vs Temperature R1243x001C/R1243x001D # 7) Fold-back Frequency vs Temperature R1243x001A/R1243x001B # 9) FLG Voltage "L" vs. Input Voltage # 8) Fold-back Frequency vs Temperature R1243x001C/R1243x001D 10) FLG Voltage "L" vs. Temperature ## R1243x001x #### 11) Soft-Start Waveform R1243x001x $t_{SS} = 0.4 \text{ ms}$ R1243x001x $t_{SS} = 12 \text{ ms}$ (R1243S001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $t_{SS}$ = open, (R1243S001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $t_{CSS}$ = 0.1 $t_{IN}$ = 0.0 V, $t_{CSI}$ = 0.0 V, $t_{COIT}$ = 3.3 $t_{CSI}$ ( $t_{COIT}$ = 1.0 A), $t_{CSI}$ = 25°C) $t_{CSI}$ = 5.0 V, $t_{COIT}$ = 3.3 $t_{CSI}$ ( $t_{COIT}$ = 1.0 A), $t_{CSI}$ = 25°C) #### 12) Output Voltage Waveform (AC) R1243x001A/R1243x001B, R1243S001E (R1243K001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 4.7 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $R_{OUT}$ = 3.3 $\Omega$ ( $I_{OUT}$ = 1.0 A), Ta = 25°C) #### 13) Output Voltage Waveform (AC), Load Transient Response R1243x001A/R1243x001B, R1243S001E (R1243K001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 4.7 $\mu$ H, C<sub>OUT</sub> = 10 μF, I<sub>OUT</sub> = 1.0 A→2.0 A, Ta = 25°C) louτ (1A/DIV) Vouτ (AC) (50mV/DIV) (10µs/DIV) # R1243x001C/R1243x001D (R1243K001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 4.7 $\mu H$ , C<sub>OUT</sub> = 10 μF, I<sub>OUT</sub> = 2.0 A→1.0 A, Ta = 25°C) louτ (1A/DIV) Vouτ (AC) (50mV/DIV) (10μs/DIV) R1243x001C/R1243x001D (R1243K001D, V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 3.3 V, L = 10 $\mu$ H, C<sub>OUT</sub> = 22 $\mu$ F, I<sub>OUT</sub> = 1.0 A $\rightarrow$ 2.0 A, Ta = 25°C) R1243x001C/R1243x001D $(R1243K001D,\, V_{IN}=12\,V,\, V_{OUT}=3.3\,\,V,\, L=10\,\,\mu H, \\ C_{OUT}=10\,\,\mu F,\, I_{OUT}=2.0\,\,A{\to}1.0\,\,A,\, Ta=25^{\circ}C)$ 14) Switching Operation Waveform R1243x001A/R1243x001B, R1243S001E (R1243K001A, $V_{IN}$ = 24 V, $V_{OUT}$ = 5.0 V, L = 4.7 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $I_{OUT}$ = 0 mA, Ta = 25°C) R1243x001A/R1243x001B, R1243S001E (R1243K001A, $V_{IN}$ = 24 V, $V_{OUT}$ = 5.0 V, L = 4.7 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $R_{OUT}$ = 5.0 $\Omega$ ( $I_{OUT}$ = 1.0 A), Ta = 25°C) R1243x001C/R1243x001D (R1243K001D, $V_{IN}$ = 24 V, $V_{OUT}$ = 3.3 V, L = 10 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $I_{OUT}$ = 0 mA, Ta = 25°C) $R1243x001C/R1243x001D \\ (R1243K001D, \, V_{\text{IN}} = 24 \, \text{V}, \, V_{\text{OUT}} = 3.3 \, \text{V}, \, L = 10 \, \mu\text{H}, \\ C_{\text{OUT}} = 22 \, \mu\text{F}, \, R_{\text{OUT}} = 3.3 \, \Omega \, (I_{\text{OUT}} = 1.0 \, \text{A}), \, \text{Ta} = 25^{\circ}\text{C}) \\$ ## 15) Limit-latch Operation Waveform R1243x001A/R1243x001C (R1243K001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 4.7 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $R_{OUT}$ = 3.3 $\Omega$ $\rightarrow$ 0.5 $\Omega$ , Ta = 25°C) # 16) Latch-type Limit Detection Release Waveform R1243x001A/R1243x001C (R1243K001A, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, L = 4.7 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F, $R_{OUT}$ = 3.3 $\Omega$ $\rightarrow$ 0.5 $\Omega$ $\rightarrow$ 3.3 $\Omega$ , Ta = 25°C) # 17) Fold-back Operation Waveform R1243x001B/R1243x001D (R1243S001D, $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, L = 10 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $R_{OUT}$ = 5.0 $\Omega$ $\rightarrow$ 0.5 $\Omega$ , Ta = 25°C) ## 18) Fold-back Release Waveform R1243x001B/R1243x001D (R1243S001D, $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, L = 10 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $R_{OUT}$ = 0.5 $\Omega$ $\rightarrow$ 5.0 $\Omega$ , Ta = 25°C) ## 19) Output Current vs. Efficiency ## R1243x001A/R1243x001B, R1243S001E R1243x001A/R1243x001B, R1243S001E R1243x001A/R1243x001B, R1243S001E R1243x001C/R1243x001D R1243x001C/R1243x001D #### R1243x001C/R1243x001D #### R1243x001C/R1243x001D #### 20) Output Current vs. Output Voltage #### R1243x001A/R1243x001B, R1243S001E #### R1243x001A/R1243x001B, R1243S001E #### R1243x001A/R1243x001B, R1243S001E #### R1243x001A/R1243x001B, R1243S001E 21) Input Voltage vs. Output Voltage #### R1243x001A/R1243x001B, R1243S001E ## R1243x001A/R1243x001B, R1243S001E ## R1243x001C/R1243x001D #### R1243x001C/R1243x001D #### R1243x001C/R1243x001D #### R1243x001C/R1243x001D Ver. A The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7. #### **Measurement Conditions** | Item | Measurement Conditions | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Environment | Mounting on Board (Wind Velocity = 0 m/s) | | | Board Material | Glass Cloth Epoxy Plastic (Four-Layer Board) | | | Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm | | | Copper Ratio | Outer Layer (First Layer): Less than 95% of 50 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square<br>Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square | | | Through-holes | φ 0.3 mm × 21 pcs | | #### **Measurement Result** $(Ta = 25^{\circ}C, Tjmax = 125^{\circ}C)$ | Item | Measurement Result | |------------------------------------------|--------------------| | Power Dissipation | 2900 mW | | Thermal Resistance (θja) | θja = 34.5°C/W | | Thermal Characterization Parameter (ψjt) | ψjt = 10°C/W | $\theta$ ja: Junction-to-ambient thermal resistance. ψjt: Junction-to-top of package thermal characterization parameter Power Dissipation vs. Ambient Temperature **Measurement Board Pattern** **HSOP-8E Package Dimensions** ## **R1243S SERIES MARK SPECIFICATION** ## • HSOP-8E ① to ⑥ : Product Code (Refer to Part Number vs. Product Code) ⑦ to ⑨ : Lot Number ## • Part Number vs. Product Code #### R1243Sxxxx Series | Part Number | Product Code | | | | | | |-------------|--------------|---|---|---|-----|---| | Part Number | ① | 2 | 3 | 4 | (5) | 0 | | R1243S001A | R | S | 0 | 0 | 2 | Α | | R1243S001B | R | S | 0 | 0 | 2 | В | | R1243S001C | R | S | 0 | 0 | 2 | С | | R1243S001D | R | s | 0 | 0 | 2 | D | | R1243S001E | R | S | 0 | 0 | 2 | Е | Ver. A The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51-7. #### **Measurement Conditions** | Item | Measurement Conditions | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Environment | Mounting on Board (Wind Velocity = 0 m/s) | | Board Material | Glass Cloth Epoxy Plastic (Four-Layer Board) | | Board Dimensions | 76.2 mm × 114.3 mm × 0.8 mm | | Copper Ratio | Outer Layer (First Layer): Less than 95% of 50 mm Square Inner Layers (Second and Third Layers): Approx. 100% of 50 mm Square Outer Layer (Fourth Layer): Approx. 100% of 50 mm Square | | Through-holes | φ 0.3 mm × 30 pcs | #### **Measurement Result** $(Ta = 25^{\circ}C, Tjmax = 125^{\circ}C)$ | Item | Measurement Result | |------------------------------------------|--------------------| | Power Dissipation | 2800 mW | | Thermal Resistance (θja) | θja = 35°C/W | | Thermal Characterization Parameter (ψjt) | ψjt = 10°C/W | θja: Junction-to-Ambient Thermal Resistance ψjt: Junction-to-Top Thermal Characterization Parameter Power Dissipation vs. Ambient Temperature **Measurement Board Pattern** DM-DFN(PL)2527-10-JE-C DFN(PL)2527-10 Package Dimensions (mm) ## **R1243K SERIES MARK SPECIFICATION** ## • DFN(PL)2527-10 1 to 4: Product Code $\,$ (Refer to Part Number vs. Product Code) ⑤ , ⑥ : Lot Number ## • Part Number vs. Product Code #### R1243K Series | Dowt Namehou | Product Code | | | | |--------------|--------------|---|---|---| | Part Number | ① | 2 | 3 | 4 | | R1243K001A | С | Т | 0 | 1 | | R1243K001B | С | Т | 0 | 2 | | R1243K001C | С | Т | 0 | 3 | | R1243K001D | С | Т | 0 | 4 | | R1243K001E | С | Т | 0 | 5 | - 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to our sales representatives for the latest information thereon - 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without the prior written consent of us. - 3. This product and any technical information relating thereto are subject to complementary export controls (so-called KNOW controls) under the Foreign Exchange and Foreign Trade Law, and related politics ministerial ordinance of the law. (Note that the complementary export controls are inapplicable to any application-specific products, except rockets and pilotless aircraft, that are insusceptible to design or program changes.) Accordingly, when exporting or carrying abroad this product, follow the Foreign Exchange and Foreign Trade Control Law and its related regulations with respect to the complementary export controls. - 4. The technical information described in this document shows typical characteristics and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under our or any third party's intellectual property rights or any other rights. - 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death should first contact us. - Aerospace Equipment - Equipment Used in the Deep Sea - · Power Generator Control Equipment (nuclear, steam, hydraulic, etc.) - · Life Maintenance Medical Equipment - · Fire Alarms / Intruder Detectors - Vehicle Control Equipment (automotive, airplane, railroad, ship, etc.) - Various Safety Devices - · Traffic control system - Combustion equipment In case your company desires to use this product for any applications other than general electronic equipment mentioned above, make sure to contact our company in advance. Note that the important requirements mentioned in this section are not applicable to cases where operation requirements such as application conditions are confirmed by our company in writing after consultation with your company. - 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products. - 7. The products have been designed and tested to function within controlled environmental conditions. Do not use products under conditions that deviate from methods or applications specified in this datasheet. Failure to employ the products in the proper applications can lead to deterioration, destruction or failure of the products. We shall not be responsible for any bodily injury, fires or accident, property damage or any consequential damages resulting from misuse or misapplication of the products. - 8. Quality Warranty - 8-1. Quality Warranty Period - In the case of a product purchased through an authorized distributor or directly from us, the warranty period for this product shall be one (1) year after delivery to your company. For defective products that occurred during this period, we will take the quality warranty measures described in section 8-2. However, if there is an agreement on the warranty period in the basic transaction agreement, quality assurance agreement, delivery specifications, etc., it shall be followed. - 8-2. Quality Warranty Remedies - When it has been proved defective due to manufacturing factors as a result of defect analysis by us, we will either deliver a substitute for the defective product or refund the purchase price of the defective product. - Note that such delivery or refund is sole and exclusive remedies to your company for the defective product. - 8-3. Remedies after Quality Warranty Period - With respect to any defect of this product found after the quality warranty period, the defect will be analyzed by us. On the basis of the defect analysis results, the scope and amounts of damage shall be determined by mutual agreement of both parties. Then we will deal with upper limit in Section 8-2. This provision is not intended to limit any legal rights of your company. - 9. Anti-radiation design is not implemented in the products described in this document. - 10. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage. - 11. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage. - 12. Warning for handling Gallium and Arsenic (GaAs) products (Applying to GaAs MMIC, Photo Reflector). These products use Gallium (Ga) and Arsenic (As) which are specified as poisonous chemicals by law. For the prevention of a hazard, do not burn, destroy, or process chemically to make them as gas or power. When the product is disposed of, please follow the related regulation and do not mix this with general industrial waste or household waste. - 13. Please contact our sales representatives should you have any questions or comments concerning the products or the technical information. Official website https://www.nisshinbo-microdevices.co.jp/en/ **Purchase information** https://www.nisshinbo-microdevices.co.jp/en/buy/